The switching power supply apparatus including a transformer includes a detection unit configured to detect that the power supply apparatus malfunctions and a first holding unit configured to turn off a first switching element and holds the first switching element at turn-off condition, and when the detection unit detects that malfunction occurs, the first holding unit releases the first switching element from the turn-off condition at a timing when the control unit turns on the second switching element by a second control signal.
|
1. A power supply apparatus comprising:
a transformer including a primary winding and a secondary winding;
a first switching element connected in series to the primary winding of the transformer;
a second switching element connected in parallel to the primary winding of the transformer;
a capacitor connected in series to the second switching element and connected in parallel along with the second switching element to the primary winding of the transformer;
a feedback unit configured to output information according to voltage induced in the secondary winding of the transformer;
a control unit configured to control turn-on or turn-off of the first switching element by a first control signal and control turn-on or turn-off of the second switching element by a second control signal based on the information output from the feedback unit, the control unit configured to perform a switching operation of alternate turn-on and turn-off of the first switching element and the second switching element before and after a dead time in which the first switching element and the second switching element are both turned off;
a detection unit configured to detect that the power supply apparatus malfunctions; and
a first holding unit configured to turn off the first switching element and holds the first switching element at a turn-off condition,
wherein in a case where the detection unit detects that malfunction occurs, the first holding unit releases the first switching element from the turn-off condition at a timing when the control unit turns on the second switching element by the second control signal.
16. An image forming apparatus comprising:
an image forming unit configured to form an image on a recording material; and
a power supply apparatus to supply power to the image forming apparatus, the power supply apparatus including;
a transformer including a primary winding and a secondary winding;
a first switching element connected in series to the primary winding of the transformer;
a second switching element connected in parallel to the primary winding of the transformer;
a capacitor connected in series to the second switching element and connected in parallel along with the second switching element to the primary winding of the transformer;
a feedback unit configured to output information according to voltage induced in the secondary winding of the transformer;
a control unit configured to control turn-on or turn-off of the first switching element by a first control signal and control turn-on or turn-off of the second switching element by a second control signal based on the information output from the feedback unit, the control unit configured to perform a switching operation of alternate turn-on and turn-off of the first switching element and the second switching element before and after a dead time in which the first switching element and the second switching element are both turned off;
a detection unit configured to detect that the power supply apparatus malfunctions; and
a first holding unit configured to turn off the first switching element and holds the first switching element at a turn-off condition,
wherein in a case where the detection unit detects that malfunction occurs, the first holding unit releases the first switching element from the turn-off condition at a timing when the control unit turns on the second switching element by the second control signal.
2. A power supply apparatus according to
wherein the first holding unit, when detecting overcurrent based on a detection result by the first current detection unit, turns off the first switching element, holds the first switching element at the turn-off condition, and releases the first switching element from the turn-off condition at the timing when the control unit turns on the second switching element by the second control signal.
3. A power supply apparatus according to
4. A power supply apparatus according to
5. A power supply apparatus according to
6. A power supply apparatus according to
wherein even when the clock signal stops, the generation unit resumes oscillating after a predetermined period elapses to output the clock signal.
7. A power supply apparatus according to
wherein the control unit includes a generation unit configured to generate a clock signal to operate the control unit and a detection unit configured to detect the clock signal output from the generation unit stops, and
wherein the detection unit, when detecting that the clock signal stops, outputs a return signal for causing the generation unit to resume oscillating to output the clock signal.
8. A power supply apparatus according to
wherein the control unit outputs a condition signal representing a status of the control unit,
wherein the power supply apparatus comprises a detection unit configured to detect the control unit stops operating based on the condition signal output by the control unit, and
wherein the first holding unit turns off the first switching element and holds the first switching element at the turn-off condition when the detection unit detects a stop of an operation of the control unit, and the first holding unit releases the first switching element from the turn-off condition when the condition signal representing the stop of the operation of the control unit is switched to the condition signal representing normal operation of the control unit.
9. A power supply apparatus according to
10. A power supply apparatus according to
11. A power supply apparatus according to
wherein the control unit includes a generation unit configured to generate the clock signal, and
wherein even when the clock signal stops, the generation unit resumes oscillating after a predetermined period elapses to output the clock signal.
12. A power supply apparatus according to
wherein the control unit includes a generation unit configured to generates the clock signal and a detection unit configure to detect the clock signal output from the generation unit stops, and
wherein the detection unit, when detecting the clock signal stops, outputs a return signal for causing the generation unit to resume oscillating to output the clock signal.
13. A power supply apparatus according to
wherein the power supply apparatus comprises a first current detection unit configured to detect a current flowing through the first switching element,
wherein the first holding unit, when detecting overcurrent based on a detection result by the current detection unit, turns off the first switching element, holds the first switching element at the turn-off condition,
wherein the power supply apparatus comprises a holding unit configured to turn off the first switching element and holds the first switching element at the turn-off condition when the holding unit detects overcurrent based on a detection result of the detection performed by the current detection unit,
wherein the control unit operates based on the clock signal, outputs the condition signal representing the normal operation of the control unit when the clock signal is output, and outputs the condition signal representing the stop of the operation of the control unit when the clock signal stops, and
wherein the first holding unit releases the first switching element from the turn-off condition when the condition signal representing the stop of the operation of the control unit is switched to the condition signal representing the normal operation of the control unit.
14. A power supply apparatus according to
15. A power supply apparatus according to
wherein the first holding unit, when detecting overcurrent based on a detection result by the current detection unit, turns off the switching elements, holds the switching elements at the turn-off condition,
wherein the control unit operates based on the clock signal, outputs the condition signal representing the normal operation of the control unit when the clock signal is output, and outputs the condition signal representing the stop of the operation of the control unit when the clock signal stops, and
wherein the holding unit releases the switching elements from the turn-off condition when the condition signal representing the stop of operation of the control unit is switched to the condition signal representing the normal operation of the control unit.
17. An image forming apparatus according to
a controller configured to control the image forming apparatus; and
a driving unit configured to drive the image forming unit,
wherein the power supply apparatus supplies power to the controller or the driving unit.
|
The present invention relates to a power supply apparatus and an image forming apparatus, and particularly to a power supply apparatus including a digital control unit that operates according to a clock signal.
In a switching power supply apparatus, which converts AC voltage input, for example, from a commercial power supply into DC voltage, it is required to improve the efficiency of the switching power supply apparatus for reduction in consumed power. An image forming apparatus, such as a laser beam printer (LBP), in particular, has a wide in-use load range from a heavy load to a light load. Therefore, a switching power supply apparatus incorporated in an image forming apparatus is required to have good power supply efficiency over a wide load range. Japanese Patent Application Laid-Open No. 2017-017846, which describes a switching power supply apparatus that is efficient over a wide load range from a heavy load to a light load, proposes a method using digital control performed by a microprocessor. The efficiency of the switching power supply apparatus is expressed by the ratio between the power supplied to the switching power supply apparatus and the power output by the switching power supply apparatus.
The control unit of the switching power supply apparatus is affected by noise in some cases. For example, if the control unit stops operating due to noise, and a switching element is held in the turn-on condition, overcurrent flows, and an overcurrent protection circuit operates in some cases. As a result, when the switching power supply apparatus stops outputting power and no power is therefore supplied to the load, the load stops operating, resulting in a problem of a decrease in usability.
According to an aspect of the present invention, a circuit can be protected from overcurrent even when a control unit stops operating, and output of power supply voltage to a load is not terminated.
Another aspect of the present invention relates to a power supply apparatus including a transformer including a primary winding and a secondary winding, a first switching element connected in series to the primary winding of the transformer, a second switching element connected in parallel to the primary winding of the transformer, a capacitor connected in series to the second switching element and connected in parallel along with the second switching element to the primary winding of the transformer, a feedback unit configured to output information according to voltage induced in the secondary winding of the transformer, a control unit configured to control turn-on or turn-off of the first switching element by a first control signal and control turn-on or turn-off of the second switching element by a second control signal based on the information output from the feedback unit, the control unit configured to perform a switching operation of alternate turn-on and turn-off of the first switching element and the second switching element before and after a dead time in which the first switching element and the second switching element are both turned off, a detection unit configured to detect that the power supply apparatus malfunctions; and a first holding unit configured to turn off the first switching element and holds the first switching element at a turn-off condition, wherein in a case where the detection unit detects that malfunction occurs, the first holding unit releases the first switching element from the turn-off condition at a timing when the control unit turns on the second switching element by the second control signal.
A further aspect of the present invention relates to an image forming apparatus including an image forming unit configured to form an image on a recording material; and a power supply apparatus to supply power to the image forming apparatus, the power supply apparatus including a transformer including a primary winding and a secondary winding; a first switching element connected in series to the primary winding of the transformer; a second switching element connected in parallel to the primary winding of the transformer; a capacitor connected in series to the second switching element and connected in parallel along with the second switching element to the primary winding of the transformer; a feedback unit configured to output information according to voltage induced in the secondary winding of the transformer; a control unit configured to control turn-on or turn-off of the first switching element by a first control signal and control turn-on or turn-off of the second switching element by a second control signal based on the information output from the feedback unit, the control unit configured to perform a switching operation of alternate turn-on and turn-off of the first switching element and the second switching element before and after a dead time in which the first switching element and the second switching element are both turned off, a detection unit configured to detect that the power supply apparatus malfunctions; and a first holding unit configured to turn off the first switching element and holds the first switching element at a turn-off condition, wherein in a case where the detection unit detects that malfunction occurs, the first holding unit releases the first switching element from the turn-off condition at a timing when the control unit turns on the second switching element by the second control signal.
Further features of the present invention will become apparent from the following description of exemplary embodiments with reference to the attached drawings.
Preferred embodiments of the present invention will now be described in detail in accordance with the accompanying drawings.
[Configuration of Power Supply Apparatus]
The switching power circuit 100 includes an insulated transformer T1 including a primary winding P1 and an auxiliary winding P2 on the primary side and a secondary winding S1 on the secondary side. Switching operation described with reference to
A field effect transistor (hereinafter referred to as FET) FET1, which is a first switching element, is connected in series to the primary winding P1 of the transformer T1 on the primary side of the switching power circuit 100. A capacitor C2 for voltage clamping and an FET2, which is a second switching element, are connected in series to each other. The capacitor C2 for voltage clamping and the FET2, which are connected in series to each other, are connected to the primary winding P1 of the transformer T1 in parallel thereto. On the primary side of the switching power circuit 100, a control unit 101 and an FET driving unit 102 are provided as a unit for controlling the FET1 and the FET2. A capacitor C1 for voltage resonance, which is connected to the FET1 in parallel thereto, is provided to reduce loss produced when the FET1 and the FET2 are switched off. Instead, no capacitor C1 for voltage resonance may be provided, but the capacitance between the drain terminal and the source terminal of the FET1 may be used. To readily turn on the switching elements at zero volt, which will be described later, the capacitor C1 for voltage resonance is so selected to have capacitance smaller than that of the capacitor C2 for voltage clamping. A diode D1 in the present embodiment is the body diode of the FET1. Similarly, a diode D2 is the body diode of the FET2.
A diode D11 and a capacitor C11, which are each a secondary-side rectifying/smoothening unit that rectifies and smoothens flyback voltage produced in the secondary winding S1 of the transformer T1, are provided on the secondary side of the switching power circuit 100. The voltage induced in the secondary winding S1 of the transformer T1 is rectified and smoothened by the diode D11 and the capacitor C11, and the rectified, smoothened voltage is output as the power supply voltage V11. As a feedback unit that feeds back information according to the power supply voltage V11 output to the secondary side to the primary side, a feedback unit 115 is provided on the secondary side of the switching power circuit 100 (dotted-line frame portion in
Power supply voltage V2 produced by a DC/DC converter 104 is output via an OUT terminal of the DC/DC converter 104 and supplied between a VC terminal and a G terminal of the control unit 101. The control unit 101 outputs the control signals DRV1 and DRV2 based on a voltage signal input from the feedback unit 115 to an FB terminal of the control unit 101 and controls the FET1 and the FET2 via the FET driving unit 102. The control signal DRV1 is a signal for driving the FET1, and the control signal DRV2 is a signal for driving the FET2.
The FET driving unit 102 is a circuit that produces a gate drive signal DL of the FET1 according to the control signal DRV1 input from the control unit 101 and produces a gate drive signal DH of the FET2 according to the control signal DRV2 input from the control unit 101. The power supply voltage V1, which is produced by the auxiliary winding P2, is supplied between a VC terminal and a G terminal of the FET driving unit 102. To drive the FET2, a charge pump circuit, which includes a capacitor C5 and a diode D5, supplies the power supply voltage V1 between a VH terminal and a GH terminal of the FET driving unit 102. The FET driving unit 102, when the control signal DRV1 having a high level is input thereto, sets the gate drive signal DL of the FET1 at the high level, so that the FET1 is turned on. Similarly, the FET driving unit 102, when the control signal DRV2 having the high level is input thereto, sets the gate drive signal DH of the FET2 at the high level, so that the FET2 is turned on.
The DC/DC converter 104 is a three-terminal regulator or a step-down switching power circuit, converts the power supply voltage V1 input between a VC terminal and a G terminal into the power supply voltage V2, and outputs the power supply voltage V2 via the OUT terminal. A start-up circuit 103 is a three-terminal regulator or a step-down switching power supply, converts the input voltage Vin input between a VC terminal and a G terminal into the power supply voltage V1, and outputs the power supply voltage V1 via an OUT terminal. The start-up circuit 103 is a circuit that operates only when the power supply voltage V1 supplied from the auxiliary winding P2 is lower than or equal to a predetermined voltage value and is used to supply the power supply voltage V1 when the switching power circuit 100 starts.
[Feedback Unit]
The feedback unit 115 is used to keep the power supply voltage V11 at predetermined fixed voltage. The voltage value of the power supply voltage V11 is set by reference voltage at a reference terminal REF of a shunt regulator IC5, a resistor R52 and a resistor R53. When the power supply voltage V11 is higher than the predetermined voltage (5 V in the description), current flows via a cathode terminal K of the shunt regulator IC5, so that the secondary-side diode of a photocoupler PC5 conducts the current via a pullup resistor R51. As a result, the primary-side phototransistor of the photocoupler PC5 operates, so that the charge in a capacitor C6 is discharged. The voltage at the FB terminal of the control unit 101 (hereinafter referred to as FB-terminal voltage) therefore decreases. On the other hand, when the power supply voltage V11 decreases to a value lower than 5 V, the secondary-side diode conducts no current. As a result, the primary-side phototransistor of the photocoupler PC5 is turned off, and current to charge the capacitor C6 is supplied from the power supply voltage V2 via a resistor R2. The FB-terminal voltage of the control unit 101 therefore increases. The feedback unit 115 thus changes the FB-terminal voltage of the control unit 101 according to a change in the power supply voltage V11.
The control unit 101 detects the FB-terminal voltage input from the feedback unit 115 to perform feedback control for keeping the power supply voltage V11 at the predetermined fixed voltage. The control unit 101 can thus indirectly perform the feedback control of the power supply voltage V11 by monitoring the FB-terminal voltage.
[Configuration of Control Unit 101]
An example of a malfunctional status of the control unit 101 described above includes a case where the clock oscillation unit 131 stops operating due, for example, to externally incoming noise so that the clock signal stops and the calculation control unit 136, as a result of no clock signal, stops (cannot continue) performing processing in some cases. The clock oscillation unit 131 of the control unit 101 in
[Current Detection Unit]
A current detection unit 120 surrounded with the chain line will be described with reference to
[Method for Controlling Switching Power Circuit]
[Switching Period]
A normal switching operation will first be described with reference to
During the turn-on condition of the FET1, current flows through the leakage inductance Lr and the coupled inductance Ls of the transformer T1 (see (iii) of
In the period [2] illustrated in
The period [3] illustrated in
As described above, the action of the capacitor C2 for voltage clamping and the FET2 in the active clamp operation described with reference to
[Operation of OLP Circuit]
The operation of the OLP circuit will next be described with reference to
The operation of the latch unit 106 will next be described. The power supply voltage V2, the potential DCL, and the IavOff signal are input to the latch unit 106, and the latch unit 106 outputs a DRVOff signal, as illustrated in
In malfunctional operation, such as a load short circuit, the value of the average current-voltage Iav is higher than the reference voltage Iavo, so that the low-level IavOff signal is output from the output terminal of the comparator IC2. The base terminal voltage of the transistor Tr4 therefore goes to the low level, so that the transistor Tr4 is turned on. When the transistor Tr4 is turned on, the power supply voltage V2 is applied to the capacitor Cr2 and the base terminal of the transistor Tr5 via the transistor Tr4. The power supply voltage V2 charges the capacitor Cr2, so that latch voltage Vr2, which is charge potential of the capacitor Cr2, keeps the base-emitter voltage of the transistor Tr5 higher than the threshold voltage, whereby the transistor Tr5 operates in the turn-on condition. As a result, the collector terminal of the transistor Tr5 goes to the low level, and the DRVOff signal goes to the low level.
The base terminal voltage of the transistor Tr4 is higher than the collector terminal voltage of the transistor Tr5 by forward voltage Vf of the diode D24, and the base-emitter voltage of the transistor Tr4 is therefore high enough to turn on the transistor Tr4. Since the potential accumulated in the capacitor Cr2 allows the base-emitter voltage of the transistor Tr5 to be higher than the threshold voltage, the transistor Tr5 is held turned on, and the DRVOff signal is held at the low level. The control signal DRV1 therefore goes to the low level via a diode D22 irrespective of whether the control signal DRV1 output from the control unit 101 has one of the high level and the low level. As a result, the gate drive signal DL of the FET1 output from the FET driving unit 102 forcibly goes to the low level. Similarly, the control signal DRV2 goes to the low level via a diode D20 irrespective of whether the control signal DRV2 output from the control unit 101 has one of the high level and the low level. As a result, the gate drive signal DH of the FET2 output from the FET driving unit 102 forcibly goes to the low level. Detecting the average current and causing the switching power supply to stop operating as described above allows the switching power supply to safely stop operating even when a layer short circuit occurs at the output terminal or a non-rated load is connected.
[Operation of OCP Circuit]
The operation of the OCP circuit will next be described with reference to
The operation of the latch unit 105 will next be described. The power supply voltage V2, the potential DCL, the IpOff signal, and the control signal DRV2 are input to the latch unit 105, and the latch unit 105 outputs a DRV1Off signal, as illustrated in
[Operation of Malfunctional Control Unit 101]
Operation of protecting the switching power circuit 100 when the control unit 101 malfunctions, which is characteristic operation of the present embodiment, will next be described in detail. When noise or any other undesirable signal is externally input to the switching power circuit 100, the control unit 101 malfunctions and the PWM output unit 133 therefore temporarily stops outputting a PWM signal in some cases. As an example of the case where the PWM output unit 133 stops outputting the PWM signal, a description will be made of a malfunctional status of the control unit 101 in which the clock oscillation unit 131 stops outputting the clock signal by way of example.
(Timing a) Switching Operation
The timing (a) is the point of time when the control signal DRV2 having the high level and the control signal DRV1 having the low level are output from the control unit 101 ((i), (ii) of
(Timing b) Clock Signal Stops
The timing (b) is the point of time when the clock oscillation unit 131 of the control unit 101 stops outputting the clock signal due, for example, to disturbance noise ((v) of
(Timing c) Operation of OCP Circuit
The timing (c) is the point of time when the OCP circuit described above operates. The operation of the OCP circuit and the latch unit 105 will be described with reference to
Since the DRV1Off signal has the low level, the control signal DRV1 input to the FET driving unit 102 goes to the low level via the diode D21 irrespective of whether the control signal DRV1 output from the control unit 101 has one of the high level and the low level. As a result, the gate drive signal DL of the FET1, which is output from the FET driving unit 102, forcibly goes to the low level. The FET1 is therefore turned off, so that no drain current flows ((iii) of
As described above, after the control signal DRV1 is held at the low level by the OCP circuit and the latch unit 105, the FET1 has the turn-off condition, so that no drain current of the FET1 flows. The detected voltage Ip detected by the current detecting resistor R21 therefore decreases, and when the detected voltage Ip decreases to voltage lower than the reference voltage Ipo, the value of the IpOff signal output from the output terminal of the comparator IC1 changes from the low level to high impedance. Since the OCP circuit thus causes the FET1 to be turned off as described above even if the clock signal stops due, for example, to noise, the switching operation of the FET1 can be terminated without breakage of the FET1 due to overcurrent.
(Timing d) Clock Signal Resumes Oscillation
The timing (d) is the point of time when no disturbance noise or any other undesirable signal is present and the clock oscillation unit 131 automatically resumes oscillating to output the clock signal. The clock oscillation unit 131 may resume oscillating automatically as illustrated in
(Timing e) Release of Latch Unit
The timing (e) is the point of time when the latch state of the latch unit 105 is released. The circuit operation performed when the latch state is released will be described with reference to
The circuit operation has been described with reference to the case where the OCP circuit holds the FET1 turned on to prevent breakage of the FET1 when the control signal DRV1 has the high level and the clock signal stops. No circuit operation will be described in a case where the control signal DRV1 has the low level because the FET1 is not turned on in this case irrespective of whether the control signal DRV2 has one of the high level and the low level. Further, in the present embodiment, the timing (d) when the control unit 101 resumes operating cannot be detected. To detect the timing (d) when the control unit 101 resumes operating, a circuit that detects that the control unit 101 has resumed operating needs to be provided, such as a determination unit 202 of a switching power circuit 200 illustrated in
In the switching power circuit 100 in the present embodiment, the state in which the DRV1Off signal output from the latch unit 105 holds the control signal DRV1 at the low level is released when the control signal DRV2 becomes the high level. The switching power circuit 100 in the present embodiment is therefore characterized in that no circuit that detects that the clock signal has resumed oscillating so that the control unit 101 has resumed operating needs to be provided and the switching operation can be resumed at an optimum timing. As a result, even when the control unit 101 malfunctions due, for example, to disturbance noise and the OCP circuit performs the overcurrent protection as described with reference to
Further, the present embodiment uses both the OCP circuit, which detects drain overcurrent of the FET1 whenever the switching is performed and causes the FET1 to stop performing the switching, and the OLP circuit, which detects average drain current and causes the FET1 and the FET2 to stop performing the switching. Therefore, the OCP circuit can prevent breakage of the FET1 due to overcurrent in a short period, and the OLP circuit can prevent thermal breakage of the FET1 and the FET2 due to overcurrent for a long period, whereby the safety and reliability of the switching power circuit 100 can be increased. The OCP circuit can also be used to perform protection in a case where a load to which the output voltage v11 is output experiences a short circuit, in addition to the protection in the case where the control unit 101 stops operating, as described with reference to
The first embodiment has been described with reference to the case where the clock signal malfunctions, but the present invention is not limited to the case. The first embodiment is also effective in a malfunction in which the PWM output unit 133 temporarily stops outputting the PWM signal due to a malfunction in the control unit 101 so that the turn-on period of the FET1 is prolonged as compared with the turn-on period in the normal operation as well as the malfunction in which the clock signal stops.
As described above, according to the present embodiment, the circuit can be protected from overcurrent also when the control unit stops operating, and the output of the power supply voltage to a load can be maintained.
The first embodiment has been described with reference to the circuit operation in which when the clock signal stops due, for example, to disturbance noise, the OCP circuit detects that overcurrent is flowing through the FET1 and causes the control signal DRV1 to go to the low level so that the FET1 is forcibly turned off. A second embodiment will be described with reference to circuit operation in which the FET1 is forcibly turned off when the control unit malfunctions based on a signal output from the control unit and representing the operation state.
[Configuration of Switching Power Supply Apparatus]
[Configuration of Control Unit]
The condition transmission unit 231 monitors the clock signal output from the clock oscillation unit 131. When the clock oscillation unit 131 stops outputting the clock signal due, for example, to external noise (timing (b) in
[Configuration of Latch Unit]
The switching power circuit 200 includes the latch unit 203, which is a holding unit, as illustrated in
[Configuration and Operation of Determination Unit]
The switching power circuit 200 includes the determination unit 202, which is a detection unit, as illustrated in
The operation of the determination unit 202 will next be described with reference to
In the latch unit 203, when the STATUSOff signal input thereto has high impedance, the base terminal voltage of the transistor Tr1 has the same potential as the potential at the emitter terminal of the transistor Tr1, so that the transistor Tr1 operates in the turn-off condition. The base-emitter voltage of the transistor Tr2 is therefore lower than the threshold voltage, so that the transistor Tr2 operates in the turn-off condition. The DRVOff signal therefore has high impedance.
On the other hand, when the clock oscillation unit 131 stops outputting the clock signal, the STATUS signal output from the control unit 201 goes to the low level. The base-emitter voltage of the transistor Tr21 of the determination unit 202 is therefore lower than the threshold voltage, so that the transistor Tr21 operates in the turn-off condition. As a result, the power supply voltage V2 is applied to the base terminal of the transistor Tr22 via the resistor, so that the base-emitter voltage of the transistor Tr22 is higher than the threshold voltage, and the transistor Tr22 is turned on. The STATUSOff signal connected to the collector terminal of the transistor Tr22 therefore goes to the low level.
In the latch unit 203, when the STATUSOff signal goes to the low level, the transistor Tr1 is turned on, so that the base-emitter voltage of the transistor Tr2 is higher than the threshold voltage, and the transistor Tr2 is turned on. The DRVOff signal therefore goes to the low level. When the DRVOff signal goes to the low level, the control signal DRV1 output from the control unit 201 goes to the low level via the diode D21 irrespective of whether the control signal DRV1 has one of the high level and the low level. The gate drive signal DL of the FET1, which is output from the FET driving unit 102, therefore forcibly goes to the low level. Similarly, the control signal DRV2 also goes to the low level via the diode D25, and the gate drive signal DH of the FET2, which is output from the FET driving unit 102, therefore forcibly goes to the low level. As described above, the configuration in the second embodiment differs from the configuration in the first embodiment, in which the control unit 101 controls the FET1 according to the output from the OCP circuit, in that the determination unit 202 can control the FET1 according to the STATUS signal representing whether or not the clock signal from the control unit 201 is normal.
[Operation of Malfunctional Control Unit 201]
Operation of protecting the switching power circuit 200 when the control unit 201 malfunctions, which is characteristic operation of the present embodiment, will next be described in detail. Also in the present embodiment, as in the first embodiment, as an example of the case where the PWM output unit 133 of the control unit 201 stops outputting the PWM signal, a description will be made of a malfunctional status of the control unit 201 in which the clock oscillation unit 131 stops outputting the clock signal by way of example.
In the switching power circuit 200 illustrated in
(Timing a) Switching Operation
The timing (a) is the point of time when the control signal DRV2 having the high level is output from the control unit 201 and the control signal DRV1 is output at the low level ((i), (ii) of
(Timing b) Clock Signal Stops
The timing (b) is the point of time when the clock oscillation unit 131 of the control unit 201 stops outputting the clock signal due, for example, to disturbance noise ((v) of
When the clock signal stops, the STATUS signal goes to the low level ((v′) of
In
(Timing c) Clock Signal Resumes Oscillation
The timing (c) is the point of time when no disturbance noise or any other undesirable signal is present and the clock oscillation unit 131 automatically resumes oscillating to output the clock signal. When the control unit 201 normally operates, the STATUS signal goes to the high level ((v′) of
Since the control unit 201 starts operating again from the point of time when the clock signal has stopped (timing (b)), the control signal DRV1 is held at the high level. Therefore, the FET1 is turned on when the clock signal resumes oscillating (timing (c)), undesirably resulting in the hard switching state and generation of surge current ((iii) of
As described above, according to the present embodiment, even if the clock signal unexpectedly stops during the switching period, the determination unit 202 stops the switching operation of the FET1 based on the STATUS signal representing the status of the control unit 201. The switching operation can therefore be terminated earlier than in the first embodiment. Further, when the control unit 201 returns to the normal state, the determination unit 202 releases the state in which the switching of the FET1 is terminated, whereby the power circuit can return to the normal operation. The output voltage can therefore be held without stopping the power supply from the switching power circuit to a load.
As described above, in the present embodiment, when the clock signal stops, the STATUS signal goes from the high level to the low level. As a result, the latch unit 203 operates in the latch state, so that the gate driving signal DL of the FET1, which is output from the FET driving unit 102, goes to the low level, and the switching operation of the FET1 is terminated, whereby overcurrent flowing through the FET1 is avoided. However, when the clock signal is output, the STATUS signal goes from the low level to the high level, and the latch state of the latch unit 203 is released. At this point, since the control signal DRV1 is held at the high level, the FET1 is turned on when the clock signal resumes oscillating, undesirably resulting in hard switching. To address the problem described above, the timing when the condition transmission unit 231 of the control unit 201 switches the STATUS signal from the low level to the high level is changed from the timing when the clock signal is output to the timing when the clock signal is output and the DRV2 signal is turn on. As a result, the hard switching is avoided so that no surge current occurs in the FET1, and no overcurrent occurs in the FET1, as in the first embodiment.
As described above, according to the present embodiment, the circuit can be protected from overcurrent even when the control unit stops operating, and the output of the power supply voltage to a load is not terminated.
The switching power circuits 100 and 200 described in the first and second embodiments are each a power circuit that employs a flyback method. The circuit configuration described above is also applicable to a power circuit that employs a forward method and a switching power circuit that does not employ the active clamp method.
In the switching power circuit 701, the OCP circuit and the latch unit 705 operate in such a way that the switching operation of the FET1 is terminated even when the clock signal unexpectedly stops during the switching period of the FET1, as in the first and second embodiments. The switching can therefore be safely terminated. Further, after the clock signal resumes normally oscillating, the switching operation can be resumed in synchronization with one of the STATUS signal and the gate driving signal DH of the FET2, whereby the switching operation of the switching power circuit 701 can be resumed without damage of the FET1.
As described above, also in the other embodiment, the circuit can be protected from overcurrent even when the control unit stops operating, and the output of the power supply voltage to a load is not terminated.
The switching power circuits that are power supply apparatus described in the first and second embodiments are each applicable, for example, as a low-voltage power supply for an image forming apparatus, that is, a power supply that supplies a controller (control unit) and a driving unit, such as a motor, with power. The configuration of an image forming apparatus using the power supply apparatus including either of the switching power circuits according to the first and second embodiments will be described below.
[Configuration of Image Forming Apparatus]
As an example of the image forming apparatus, a laser beam printer will be described by way of example.
The laser beam printer 300 includes a controller 320, which controls image formation operation performed by the image forming unit and sheet transport operation, and either of the switching power circuits 100 and 200 described in the first and second embodiments supplies, for example, the controller 320 with power. Either of the switching power circuits 100 and 200 described in the first and second embodiments further supplies power to a driving unit, such as a motor for rotating the photosensitive drum 311 or driving a variety of rollers that transport the sheet.
In the case where the power supply apparatus 500 according to the present embodiment includes the switching power circuit 100 according to the first embodiment, the OCP circuit and the latch unit 105 operate in such a way that the switching operation is terminated even when the clock signal unexpectedly stops during the switching period. The power supply apparatus 500 can therefore be safely caused to stop operating. Further, after the clock signal resumes normally oscillating, the switching can be resumed in synchronization with the control signal DRV2, whereby the power supply apparatus 500 is allowed to return to the normal operation, and the image forming apparatus is subsequently allowed to automatically return to the normal operation.
In the case where the power supply apparatus 500 according to the present embodiment includes the switching power circuit 200 according to the second embodiment, even if the clock signal unexpectedly stops, the determination unit 202 and the STATUS signal, which represents the status of the control unit 201, stop the switching operation. The switching operation of the FET1 can therefore be terminated earlier than in the power supply apparatus 500 including the switching power circuit 100. Further, when the control unit 201 returns to the normal state, the determination unit 202 releases the state in which the switching operation of the FET1 is terminated, whereby the power supply apparatus 500 is allowed to return to the normal operation, and the image forming apparatus is subsequently allowed to automatically return to the normal operation.
As described above, according to the present embodiment, the circuit can be protected from overcurrent even when the control unit stops operating, and the output of the power supply voltage to a load is not terminated.
While the present invention has been described with reference to exemplary embodiments, it is to be understood that the invention is not limited to the disclosed exemplary embodiments. The scope of the following claims is to be accorded the broadest interpretation so as to encompass all such modifications and equivalent structures and functions.
This application claims the benefit of Japanese Patent Application No. 2017-138209, filed Jul. 14, 2017, which is hereby incorporated by reference herein in its entirety.
Shimura, Yasuhiro, Saito, Yusuke, Asano, Hiroki
Patent | Priority | Assignee | Title |
10566907, | Aug 28 2018 | Canon Kabushiki Kaisha | Power supply apparatus and image forming apparatus |
10861639, | Sep 17 2018 | Infineon Technologies Austria AG | Adaptive control loop gain for switching mode power supply |
11835910, | Jun 11 2021 | Canon Kabushiki Kaisha | Power source apparatus and image forming apparatus having a control unit configured to switch a target voltage of an output voltage output from a secondary side of a transformer |
Patent | Priority | Assignee | Title |
9823617, | Sep 30 2015 | Canon Kabushiki Kaisha | Power supply apparatus and image forming apparatus |
9897964, | Sep 11 2015 | Canon Kabushiki Kaisha | Power supply apparatus and image forming apparatus |
9966865, | Jun 30 2015 | Canon Kabushiki Kaisha | Power supply apparatus and image forming apparatus |
20150249397, | |||
20170005585, | |||
20170176918, | |||
20180212508, | |||
JP201717846, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 09 2018 | Canon Kabushiki Kaisha | (assignment on the face of the patent) | / | |||
Dec 28 2018 | SHIMURA, YASUHIRO | Canon Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048129 | /0200 | |
Jan 07 2019 | SAITO, YUSUKE | Canon Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048129 | /0200 | |
Jan 07 2019 | ASANO, HIROKI | Canon Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048129 | /0200 |
Date | Maintenance Fee Events |
Jul 09 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Mar 22 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 01 2022 | 4 years fee payment window open |
Apr 01 2023 | 6 months grace period start (w surcharge) |
Oct 01 2023 | patent expiry (for year 4) |
Oct 01 2025 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 01 2026 | 8 years fee payment window open |
Apr 01 2027 | 6 months grace period start (w surcharge) |
Oct 01 2027 | patent expiry (for year 8) |
Oct 01 2029 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 01 2030 | 12 years fee payment window open |
Apr 01 2031 | 6 months grace period start (w surcharge) |
Oct 01 2031 | patent expiry (for year 12) |
Oct 01 2033 | 2 years to revive unintentionally abandoned end. (for year 12) |