A system in package is provided comprising an embedded trace substrate having redistribution layers therein, at least one passive component mounted on one side of the embedded trace substrate and embedded in a first molding compound, at least one silicon die mounted on an opposite side of the embedded trace substrate and embedded in a second molding compound wherein electrical connections are made between the at least one silicon die and the at least one passive component through the redistribution layers, and solder balls mounted through openings in the second molding layer to the redistribution layers wherein the solder balls provide package output.
|
1. A system in package comprising:
a substrate having metal redistribution layers therein;
at least one passive component mounted in openings in said substrate to said metal redistribution layers on one side of said substrate and embedded in a first molding compound;
at least one silicon die attached in openings in said substrate to said metal redistribution layers on an opposite side of said substrate and embedded in a second molding compound wherein electrical connections are made between said at least one silicon die and said at least one passive component through said redistribution layers; and
solder balls mounted through openings in said second molding compound to said redistribution layers wherein said solder balls provide package output.
7. A system in package comprising:
a substrate comprising:
an inner pre-impregnated material layer;
at least three metal redistribution layers within said impregnated material; and
a solder mask material on top and bottom of said pre-impregnated material;
at least one passive component mounted in openings through said solder mask material to said metal redistribution layers on one side of said substrate and embedded in a first molding compound;
at least one silicon die mounted in an opening through said solder mask material to said metal redistribution layers on an opposite side of said substrate and embedded in a second molding compound wherein electrical connections are made between said at least one silicon die and said at least one passive component through said metal redistribution layers; and
solder balls mounted through openings in said second molding compound and said solder material to said metal redistribution layers wherein said solder balls provide package output.
4. The system in package according to
5. The system in package according to
6. The system in package according to
8. The system in package according to
9. The system in package according to
10. The system in package according to
11. The system in package according to
12. The system in package according to
13. The system in package according to
15. The system in package according to
|
This disclosure is related to system in package (SIP) technologies, and more particularly, to SIP technologies integrating a silicon die and passive components through an embedded trace substrate.
The internet of things (IOT) involves billions of mobile devices connected to the cloud with infinite possibilities for data. Each of these devices will require, at a minimum, a microcontroller to add intelligence to the device, one or more sensors to allow for data collection, one or more chips to allow for connectivity and data transmission, and a memory component. Semiconductor device manufacturers are constantly confronted with device integration challenges as consumers want electronics to be smaller, more portable and more multi-functional than ever.
Some traditional system in package (SIP) technologies include embedded die substrates (embedded wafer level package eWLP), die side-by-side wire-bonded SIP's, small outline integrated circuit packages (SOIC), quad flat no-lead packages (QFN), and fan-out type SIP's.
U.S. Pat. No. 9,565,774 (Lee) and U.S. Patent Applications 2016/0307847 (Lee et al) and 2016/0174381 (Lee et al) disclose methods of forming and using embedded trace substrates (ETS). U.S. Pat. No. 9,711,502 (Huang et al) and U.S. Pat. No. 8,581,405 (Dertinger et al) show components on both sides of a substrate.
It is the primary objective of the present disclosure to apply SIP technologies to enable low cost integration of packages on wearable, mobile and IOT devices.
It is a further objective of the present disclosure to integrate a silicon die and passive components with an embedded trace substrate.
Yet another objective is to provide an improved package having lower cost, smaller size, and better performance by integrating a silicon die and passive components with an embedded trace substrate.
A still further objective of the present disclosure is to provide a system in package having a silicon die on one side of an embedded trace substrate (ETS) and passive components on the opposite side of the ETS.
Yet another objective is to provide a method for embedding passive components on one side of a ETS and embedding a silicon die on the opposite side of the ETS.
In accordance with the objectives of the present disclosure, an embedded trace substrate system in package is achieved. A system in package is provided comprising an embedded trace substrate having redistribution layers therein, at least one passive component mounted on one side of the embedded trace substrate and embedded in a first molding compound, at least one silicon die mounted on an opposite side of the embedded trace substrate and embedded in a second molding compound wherein electrical connections are made between the at least one silicon die and the at least one passive component through the redistribution layers, and solder balls mounted through openings in the second molding layer to the redistribution layers wherein the solder balls provide package output.
Also in accordance with the objectives of the present disclosure, a method to fabricate a system in package is achieved. At least one silicon die is provided having a top side and a bottom side wherein a plurality of copper pillars on the top side connect to a circuit layer within the silicon die. An embedded trace substrate is provided having redistribution layers therein. The at least one silicon die is mounted to a first side of the embedded trace substrate wherein the plurality of copper pillars electrically contact the redistribution layers. The at least one silicon die is embedded in a first molding compound. At least one passive component is mounted on a second side of the embedded trace substrate opposite to the first side wherein the at least one passive component electrically contacts the redistribution layers. The at least one passive component is embedded in a second molding compound. The first molding compound is subjected to grinding until the bottom side of the at least one silicon die is exposed.
Thereafter, vias are opened through the first molding compound to solder pads electrically contacting the redistribution layers. Solder balls are mounted on the solder pads wherein the solder balls provide package output.
In the accompanying drawings forming a material part of this description, there is shown:
The present disclosure integrates a silicon die and passive components by epoxy material, such as a molding compound, with ETS (Embedded Trace Substrate) as the interconnection between both sides. Multiple redistribution layers are embedded in the pre-impregnated insulator layer of the ETS. With through molded vias processed by laser drilling and solder ball attachment, the signal communication between top side devices (passive devices, sensors, memory) and bottom silicon dies (processor, power management integrated circuit (PMIC), etc.) can be delivered to the bottom solder balls as the output. Better heat dissipation and electrical performance (parasitic capacitance and resistance) can be expected through this embedded trace substrate structure due to a shorter distance between die and the printed circuit board (PCB) connected to the solder balls and shorter signal lines connection between the copper traces and the solder balls compared with a traditional package type.
The total overall SIP package height is defined by ETS substrate thickness, passive components height, and molding process capability limitation. For example, the total package height may be only about 700 to 1500 μm.
The fabrication process of the ETS SIP of the present disclosure will be further described in detail with reference to
In
Referring now to
Now, as shown in
Now, a molding compound 100 is coated on the bottom side of the ETS, encapsulating the die 20, as illustrated in
In
Now, as shown in
Next, as shown in
As shown in
Several advantages of the process of the present disclosure include:
Although the preferred embodiment of the present disclosure has been illustrated, and that form has been described in detail, it will be readily understood by those skilled in the art that various modifications may be made therein without departing from the spirit of the disclosure or from the scope of the appended claims.
Kent, Ian, Belonio, Jr., Jesus Mennen, Hu, Shou Cheng Eric, Gutierrez, III, Ernesto, Martin, Melvin, Aiyandra, Rajesh Subraya
Patent | Priority | Assignee | Title |
11309255, | Sep 28 2017 | Dialog Semiconductor (UK) Limited | Very thin embedded trace substrate-system in package (SIP) |
11532489, | Feb 01 2019 | Dialog Semiconductor (UK) Limited | Pillared cavity down MIS-SiP |
11621218, | Apr 30 2021 | Dialog Semiconductor (UK) Limited | Single side modular 3D stack up SiP with mold cavity |
Patent | Priority | Assignee | Title |
8581405, | Jul 26 2007 | Infineon Technologies AG | Integrated circuit having a semiconductor substrate with barrier layer |
9565774, | Jan 22 2014 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Embedded trace substrate and method of forming the same |
9711502, | Jun 18 2013 | SEMICONDUCTOR MANUFACTURING INTERNATIONAL SHANGHAI CORPORATION; Ningbo Semiconductor International Corporation | Double-side process silicon MOS and passive devices for RF front-end modules |
20160174381, | |||
20160307847, | |||
20170338205, | |||
20180197821, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 27 2017 | BELONIO, JESUS MENNEN, JR | DIALOG SEMICONDUCTOR UK LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043881 | /0142 | |
Sep 27 2017 | HU, SHOU CHENG ERIC | DIALOG SEMICONDUCTOR UK LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043881 | /0142 | |
Sep 27 2017 | KENT, IAN | DIALOG SEMICONDUCTOR UK LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043881 | /0142 | |
Sep 27 2017 | GUTIERREZ, ERNESTO, III | DIALOG SEMICONDUCTOR UK LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043881 | /0142 | |
Sep 27 2017 | MARTIN, MELVIN | DIALOG SEMICONDUCTOR UK LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043881 | /0142 | |
Sep 27 2017 | AIYANDRA, RAJESH SUBRAYA | DIALOG SEMICONDUCTOR UK LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 043881 | /0142 | |
Sep 28 2017 | Dialog Semiconductor (US) Limited | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 28 2017 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Sep 27 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 28 2023 | 4 years fee payment window open |
Oct 28 2023 | 6 months grace period start (w surcharge) |
Apr 28 2024 | patent expiry (for year 4) |
Apr 28 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 28 2027 | 8 years fee payment window open |
Oct 28 2027 | 6 months grace period start (w surcharge) |
Apr 28 2028 | patent expiry (for year 8) |
Apr 28 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 28 2031 | 12 years fee payment window open |
Oct 28 2031 | 6 months grace period start (w surcharge) |
Apr 28 2032 | patent expiry (for year 12) |
Apr 28 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |