Embodiments of the present disclosure provide a CMOS image sensor, and a pixel circuit and a driving method thereof. The pixel circuit includes: a collection circuit configure to collect an incident light and convert a collected optical signal into an electric signal; a source follower circuit configured to output the received electric signal to a collection signal output terminal under the control of scan lines; and a voltage conversion circuit, configured to be connected to the collection signal output terminal through a read signal line, convert a voltage at the collection signal output terminal to an output voltage, and output the output voltage at a voltage output terminal, wherein the output voltage is within an operating voltage range of an image processor.
|
1. A pixel circuit for outputting a collection signal to an image processor, the pixel circuit comprising:
a collection circuit, configured to collect an incident light and convert a collected optical signal into an electrical signal;
a source follower circuit, configured to receive the electrical signal from the collection circuit, the source follower circuit being further connected to a collection signal output terminal and a scan line, and configured to output the received electrical signal to the collection signal output terminal under the control of the scan line; and
a voltage conversion circuit, configured to be connected to the collection signal output terminal through a read signal line, convert a voltage at the collection signal output terminal to an output voltage, and output the output voltage at a voltage output terminal, wherein the output voltage is within an operating voltage range of the image processor,
wherein the voltage conversion circuit comprises a current mirror and a boost sub-circuit connected to the current mirror,
the current mirror comprises: a first common gate transistor, a second common gate transistor and a third common gate transistor, the first common gate transistor, the second common gate transistor, and the third common gate transistor being all N-type transistors;
a gate and a drain of the first common gate transistor are connected to the current source, and a source of the first common gate transistor is connected to the first voltage terminal;
a gate of the second common gate transistor is connected to the current source, a drain of the second common gate transistor is connected to the collection signal output terminal, and a source of the second common gate transistor is connected to the first voltage terminal; and
a gate of the third common gate transistor is connected to the current source, a drain of the third common gate transistor is connected to the boost sub-circuit, and a source is connected to the first voltage terminal,
the current mirror is configured to provide a bias current to the boost sub-circuit and to the source follower circuit through the read signal line under the control of the current source and the first voltage terminal.
2. The pixel circuit according to
the boost sub-circuit is further connected to a second voltage terminal, the voltage output terminal and the read signal line, and is configured to convert the voltage of the collection signal output terminal to the output voltage through the read signal line and output the output voltage from the voltage output terminal under the control of the bias current provided by the current mirror and the second voltage terminal, wherein the output voltage is within the operating voltage range of the image processor.
3. The pixel circuit according to
a gate of the first boost transistor is connected to the collection signal output terminal, a drain of the first boost transistor is connected to the voltage output terminal, and a source of the first boost transistor is connected to the current mirror; and
a gate and a drain of the second boost transistor are connected to the second voltage terminal, and a source of the second boost transistor is connected to the voltage output terminal.
4. The pixel circuit according to
when the boost sub-circuit is further connected to a third voltage terminal, a gate of the first boost transistor is connected to the collection signal output terminal, a source of the first boost transistor is connected to the voltage output terminal, and a drain of the first boost transistor is connected to the current mirror; and
a gate of the second boost transistor is connected to the third voltage terminal, a source of the second boost transistor is connected to the second voltage terminal, and a drain of the second boost transistor is connected to the voltage output terminal.
6. The pixel circuit according to
7. The pixel circuit according to
a gate of the source follower transistor is connected to the collection circuit, a first electrode of the source follower transistor is connected to a second voltage terminal, and a second electrode of the source follower transistor is connected to a first electrode of the switch transistor; and
a gate of the switch transistor is connected to the scan line, a second electrode of the switch transistor is connected to the read signal line through the collection signal output terminal,
wherein the first electrode is one of the source and the drain, and the second electrode is the other of the source and the drain.
8. The pixel circuit according to
a gate of the pass transistor is connected to the transmission control signal terminal, a first electrode of the pass transistor is connected to the gate of the source follower transistor, a second electrode of the pass transistor is connected to a N-type region of the photo diode;
a P-type region of the photo diode is connected to the ground terminal;
a gate of the reset transistor is connected to the reset control signal terminal, a first electrode of the reset transistor is connected to the reset voltage terminal, and a second electrode of the reset transistor is connected to the gate of the source follower transistor; and
a first terminal of the storage capacitor is connected to the gate of the source follower transistor, and a second terminal of the storage capacitor is connected to the ground terminal.
10. The CMOS image sensor according to
the collection area comprises a plurality of scan lines and a plurality of read signal lines which are intersected horizontally and vertically; and a plurality of pixels are defined by the intersections of the scan lines and the read signal lines;
wherein each pixel is provided with a collection circuit and a source follower circuit, and the source follower circuits in the same column of pixels are connected to the same read signal line through the collection signal output terminal; and
the voltage conversion circuits are disposed in the peripheral area, and each of the read signal lines is connected to one of the voltage conversion circuits.
11. A method of driving the pixel circuit according to
converting, by the collection circuit, the received optical signal into the electrical signal and outputting the electrical signal to the source follower circuit;
outputting, by the source follower circuit, the received electrical signal to the collection signal output terminal under the control of the scan line;
providing, by a current mirror of the voltage conversion circuit, a bias current to the source follower circuit and the boost sub-circuit under the control of the current source and the first voltage terminal; and
converting, by the boost sub-circuit, the voltage of the collection signal output terminal to the output voltage, and outputting the output voltage from the voltage output terminal under the control of the bias current provided by the current mirror and the second voltage terminal, wherein the output voltage is within the operating voltage range of the image processor.
12. The pixel circuit according to
a gate of the source follower transistor is connected to the collection circuit, a first electrode of the source follower transistor is connected to a second voltage terminal, and a second electrode of the source follower transistor is connected to a first electrode of the switch transistor; and
a gate of the switch transistor is connected to the scan line, a second electrode of the switch transistor is connected to the read signal line through the collection signal output terminal,
wherein the first electrode is one of the source and the drain, and the second electrode is the other of the source and the drain.
13. The CMOS image sensor according to
the boost sub-circuit is further connected to a second voltage terminal, the voltage output terminal and the read signal line, and is configured to convert the voltage of the collection signal output terminal to the output voltage through the read signal line and output the output voltage from the voltage output terminal under the control of the bias current provided by the current mirror and the second voltage terminal, wherein the output voltage is within the operating voltage range of the image processor.
14. The CMOS image sensor according to
a gate of the first boost transistor is connected to the collection signal output terminal, a drain of the first boost transistor is connected to the voltage output terminal, and a source of the first boost transistor is connected to the current mirror; and
a gate and a drain of the second boost transistor are connected to the second voltage terminal, and a source of the second boost transistor is connected to the voltage output terminal.
15. The CMOS image sensor according to
when the boost sub-circuit is further connected to a third voltage terminal, a gate of the first boost transistor is connected to the collection signal output terminal, a source of the first boost transistor is connected to the voltage output terminal, and a drain of the first boost transistor is connected to the current mirror; and
a gate of the second boost transistor is connected to the third voltage terminal, a source of the second boost transistor is connected to the second voltage terminal, and a drain of the second boost transistor is connected to the voltage output terminal.
|
This application is a 371 National Stage application of International Application No. PCT/CN2017/107105, filed on Oct. 20, 2017, and claims priority to Chinese Application No. 201710290607.1, entitled “CMOS IMAGE SENSOR, PIXEL CIRCUIT AND DRIVING METHOD THEREOF” and filed on Apr. 27, 2017, the entire disclosures of which are incorporated herein by reference.
The present disclosure relates to the field of image collection technology, and in particular, to a CMOS image sensor, and a pixel circuit and a driving method thereof.
Image sensors may be divided into Complementary Metal Oxide Semiconductor (CMOS) image sensors and Charge Coupled Device (CCD) image sensors, and may be generally used to convert an optical signal into a corresponding electrical signal. Among them, the CMOS image sensors are widely used in digital cameras, mobile phones, medical instruments, automobiles, etc. due to their features, such as a simpler process, easier integration with other devices, a smaller size, a lighter weight, a lower power consumption, and a low cost, etc.
A pixel of a CMOS image sensor as described above is provided with a pixel circuit consisting of a plurality of transistors and one Photo Diode (PD). The plurality of transistors may be CMOS transistors or Thin Film Transistors (TFTs). Mobility of the CMOS transistor is relatively large, usually 1000 cm2/VS. Therefore, the pixel circuit consisting of CMOS transistors may operate in a relatively low voltage environment. For example, for a transistor with a channel length L of 0.35 μm, an operating voltage range of the pixel circuit may be 3.3V−0V (Ground). For the TFT, when an active layer uses Low Temperature Poly-silicon (LTPS), mobility of the TFT is 300˜600 cm2/VS; while when amorphous silicon (a-Si) is used, the mobility of the TFT is 0.6˜0.3 cm2/VS. Therefore, the mobility of the TFT is much smaller than that of the CMOS transistor. In this case, when the transistor in the pixel circuit uses the TFT, the operating voltage range of the pixel circuit is larger.
In an aspect of an embodiment of the present disclosure, there is provided a pixel circuit for outputting a collection signal to an image processor. The pixel circuit includes a collection circuit, a source follower circuit, and a voltage conversion circuit. The collection circuit is configured to collect incident light and convert a collected optical signal into an electric signal. The source follower circuit is configured to receive the electrical signal from the collection circuit, and is further connected to a collection signal output terminal and a scan line, and configured to output the received electrical signal to the collection signal output terminal under the control of the scan line. The voltage conversion circuit is configured to be connected to the collection signal output terminal through a read signal line, convert a voltage at the collection signal output terminal to an output voltage, and output the output voltage at a voltage output terminal, wherein the output voltage is within an operating voltage range of the image processor.
According to an embodiment of the present disclosure, the voltage conversion circuit includes a current mirror and a boost sub-circuit connected to the current mirror. The current mirror is connected to a current source, a first voltage terminal, the read signal line and the boost sub-circuit, and is configured to provide a bias current to the boost sub-circuit and to the source follower circuit through the read signal line under the control of the current source and the first voltage terminal. The boost sub-circuit is further connected to a second voltage terminal, the voltage output terminal and the read signal line, and is configured to convert the voltage of the collection signal output terminal to the output voltage through the read signal line and output the output voltage from the voltage output terminal under the control of the bias current provided by the current mirror and the second voltage terminal, wherein the output voltage is within the operating voltage range of the image processor.
According to an embodiment of the present disclosure, the boost sub-circuit includes: a first boost transistor and a second boost transistor, both being N-type transistors; wherein the first boost transistor has a gate connected to the collection signal output terminal, a drain connected to the voltage output terminal, and a source connected to the current mirror; and the second boost transistor has a gate and a drain both connected to the second voltage terminal, and a source connected to the voltage output terminal.
According to an embodiment of the present disclosure, the boost sub-circuit includes: a first boost transistor and a second boost transistor, both the first boost transistor and the second boost transistor being P-type transistors; when the boost sub-circuit is further connected to a third voltage terminal, the first boost transistor has a gate connected to the collection signal output terminal, a source connected to the voltage output terminal, and a drain connected to the current mirror; and the second boost transistor has a gate connected to the third voltage terminal, a source connected to the second voltage terminal, and a drain connected to the voltage output terminal.
According to an embodiment of the present disclosure, the current mirror includes a first common gate transistor, a second common gate transistor and a third common gate transistor, the first common gate transistor, the second common gate transistor, and the third common gate transistor being all N-type transistors; the first common gate transistor has a gate and a drain both connected to the current source, and a source connected to the first voltage terminal; the second common gate transistor has a gate connected to the current source, a drain connected to the collection signal output terminal, and a source connected to the first voltage terminal; and the third common gate transistor has a gate connected to the current source, a drain connected to the boost sub-circuit, and a source connected to the first voltage terminal.
According to an embodiment of the present disclosure, the image processor provides the current source.
According to an embodiment of the present disclosure, a CMOS image sensor provides the current source.
According to an embodiment of the present disclosure, the voltage conversion circuit includes a boost sub-circuit, and the boost sub-circuit is connected to a second voltage terminal, the voltage output terminal and the read signal line, and is configured to convert the voltage at the collection signal output terminal to the output voltage.
According to an embodiment of the present disclosure, the boost sub-circuit includes: a first boost transistor and a second boost transistor, both the first boost transistor and the second boost transistor being P-type transistors; when the boost sub-circuit is further connected to a third voltage terminal, the first boost transistor has a gate connected to the collection signal output terminal, a source connected to the voltage output terminal, and a drain connected to a first voltage terminal; and the second boost transistor has a gate connected to the third voltage terminal, a source connected to the second voltage terminal, and a drain connected to the voltage output terminal.
According to an embodiment of the present disclosure, the source follower circuit comprises a source follower transistor and a switch transistor; the source follower transistor has a gate connected to the collection circuit, a first electrode connected to a second voltage terminal, and a second electrode connected to a first electrode of the switch transistor; and the switch transistor has a gate connected to the scan line, the first electrode connected to the second electrode of the source follower transistor, and a second electrode connected to the read signal line through the collection signal output terminal, wherein the first electrode is one of the source and the drain, and the second electrode is the other of the source and the drain.
According to an embodiment of the present disclosure, the collection circuit is connected to a reset voltage terminal, a reset control signal terminal, a transmission control signal terminal, and a ground terminal; and the collection circuit includes a pass transistor, a reset transistor, a photo diode and a storage capacitor; the pass transistor has a gate connected to the transmission control signal terminal, a first electrode connected to the gate of the source follower transistor, a second electrode connected to a N-type region of the photo diode; a P-type region of the photo diode is connected to the ground terminal; the reset transistor has a gate connected to the reset control signal terminal, a first electrode connected to the reset voltage terminal, and a second electrode connected to the gate of the source follower transistor; and the storage capacitor has a first terminal connected to the gate of the source follower transistor, and a second terminal connected to the ground terminal.
In another aspect of embodiments of the present disclosure, there is provided a CMOS image sensor including any one of the pixel circuit as described above.
According to an embodiment of the present disclosure, the CMOS image sensor includes a collection area and a peripheral area disposed around the collection area; the collection area comprises a plurality of scan lines and a plurality of read signal lines which are intersected horizontally and vertically; a plurality of pixels are defined by the intersections of the scan lines and the read signal lines; wherein each pixel is provided with a collection circuit and a source follower circuit, and the source follower circuits in the same column of pixels are connected to the same read signal line through the collection signal output terminal; the voltage conversion circuits are disposed in the peripheral area, and each of the read signal lines is connected to one of the voltage conversion circuits.
In still another aspect of an embodiment of the present disclosure, there is provided a method of driving any one of the pixel circuit as described above, wherein the method includes: converting, by the collection circuit, the received optical signal into the electrical signal and outputting the electrical signal to the source follower circuit; outputting, by the source follower circuit, the received electrical signal to the collection signal output terminal under the control of the scan line; providing, by a current mirror of the voltage conversion circuit, a bias current to the source follower circuit and the boost sub-circuit under the control of the current source and the first voltage terminal; converting, by the boost sub-circuit, the voltage of the collection signal output terminal to the output voltage, and outputting the output voltage from the voltage output terminal under the control of the bias current provided by the current mirror and the second voltage terminal, wherein the output voltage is within the operating voltage range of the image processor.
In order to explain the technical solutions in the embodiments of the present disclosure or prior art more clearly, drawings needed to be used in description of the embodiments and the prior art will be briefly described below. Obviously, the drawings in the following description merely illustrate some embodiments of the present disclosure. The skilled in the art may also obtain other drawings based on these drawings without creative effort.
The following describes the technical solutions in the embodiments of the present disclosure clearly and completely with reference to the accompanying drawings in the embodiments of the present disclosure. Obviously, the described embodiments are merely some but not all of the embodiments of the present disclosure. Other embodiments which may be obtained by the skilled in the art based on the embodiments of the present disclosure without creative effort shall fall within the protection scope of the present disclosure.
In the COS image sensor, in order to make the TFT have a good ON state, a larger voltage difference between a source and a drain of the TFT is required. In the related art, a negative voltage is generally used to drive one electrode of the TFT, thus an output of the pixel circuit usually outputs a negative voltage. In this case, since an operating voltage of an Integrated Circuit (IC) which receives an output signal of the pixel circuit is a positive voltage, it is required to arrange an additional interface circuit in the IC in order to enable the output voltage of the pixel circuit to match the IC. This will increase the manufacturing cost of the IC.
An embodiment of the present disclosure provides a pixel circuit for outputting a collection signal to an image processor 01 as shown in
According to the embodiment of the present disclosure, the pixel circuit includes a collection circuit 10, a source follower circuit 20, and a voltage conversion circuit 30.
Specifically, the collection circuit 10 is connected to the source follower circuit 20. The collection circuit 10 is configured to collect incident light, and convert the collected optical signal into an electrical signal for outputting to the source following circuit 20.
The source follower circuit 20 is also connected to a second voltage source VDD, a collection signal output terminal A, and a scan line SEL. The source follower circuit 20 is configured to amplify and buffer the received electrical signal and output it to the collection signal output terminal A under the control of the scan line SEL.
According to the embodiment of the present disclosure, the voltage conversion circuit 30 is connected to the collection signal output terminal A through a read signal line RL. The voltage conversion circuit 30 converts a voltage at the collection signal output terminal to an output voltage, and outputs the output voltage at the voltage output terminal, wherein the output voltage is within an operating voltage range of the image processor.
According to an embodiment, as shown in
Specifically, the current mirror 301 is connected to a current source CS, a first voltage terminal VSS, the read signal line RL, and the boost sub-circuit 302. The current mirror is configured to provide a bias current to the boost sub-circuit 302 and to the source follower circuit 20 through the read signal line RL under the control of the current source CS and the first voltage terminal VSS.
In addition, the boost sub circuit 302 is also connected to the second voltage terminal VDD, the voltage output terminal OUTPUT, and the read signal line RL. The boost sub-circuit 302 is configured to convert the voltage of the collection signal output terminal A to the output voltage Vout through the read signal line RL, and output it at the voltage output terminal OUTPUT under the control of the bias current provided by the current mirror CS and the second voltage terminal VDD. The output voltage Vout is within an operating voltage range of the image processor 01.
For example, when the operating voltage range of the image processor 01 is 0˜3V, 0V<Vout<3V. At this time, the output voltage Vout matches the operating voltage of the image processor 01.
It should be noted that, the embodiment of the present disclosure is illustrated by taking the first voltage terminal VSS outputting a low level signal and the second voltage terminal VDD outputting a high level signal as an example. In addition, a value (e.g., −5V) of the output voltage of the first voltage terminal VSS is less than a minimum (e.g., 0V) of the operating voltage of the image processor 01. A value (e.g., 5V) of the output voltage of the second voltage terminal VDD is larger than a maximum (e.g., 3V) of the operating voltage of the image processor 01.
In summary, on one hand, since the current mirror 301 may provide the source follower circuit 20 with the bias current under the control of the current source CS and the first voltage terminal VSS so that a current flows through the read signal line RL, the read signal line RL may thus be connected to a negative voltage interface, i.e., the above-mentioned first voltage terminal VSS. In this way, the transistor in the pixel circuit connected to the read signal line RL through the collection signal output terminal A may be driven by the negative voltage output from the above-mentioned first voltage terminal VSS, so that there is a larger voltage difference between the source and the drain of the transistor, resulting in a good ON state.
On the other hand, since the current mirror 301 may also provide the bias current to the boost sub-circuit 302, the boost sub-circuit 302 may be in an operating state under the control of the bias current. According to the embodiment of the present disclosure, since the output voltage Vout output at the voltage output terminal OUTPUT is within the operating voltage range of the image processor 01 connected to the pixel circuit, the output voltage of the source follower circuit 20 may match the operating voltage of the image processor 01 by means of the voltage conversion circuit 30. In this way, in the boosting process as described above, the present application does not need to modify the internal structure of the image processor 01, so that the problem of increasing the manufacturing cost due to an addition of an interface circuit in the image processor 01 may be avoided. According to the embodiment of the present disclosure, for the transistor whose mobility is lower and threshold voltage Vth is higher, e.g., a TFT made by an a-Si process, the voltage conversion circuit 30 as described above is more suitable.
Hereinafter, detailed structures of respective circuits as shown in
Specifically, as shown in
In this case, the first boost transistor MS1 has a gate connected to the collection signal output terminal A, a drain connected to the voltage output terminal OUTPUT, and a source connected to the current mirror 301.
The second boost transistor MS2 has a gate and a drain both connected to the second voltage terminal VDD, and a source connected to the voltage output terminal OUTPUT.
Alternatively, the boost sub-circuit 302 includes the first boost transistor MS1 and the second boost transistor MS2, and both the first boost transistor MS1 and the second boost transistor MS2 are P-type transistors. In this case, when the boost sub-circuit 302 is further connected to a third voltage terminal Vbias as shown in
The gate of the first boost transistor MS1 is connected to the collection signal output terminal A, the source thereof is connected to the voltage output terminal OUTPUT, and the drain thereof is connected to the current mirror 301.
Additionally, the gate of the second boost transistor MS2 is connected to the third voltage terminal Vbias, the source thereof is connected to the second voltage terminal VDD, and the drain thereof is connected to the voltage output terminal OUTPUT.
According to the embodiment of the present disclosure, as shown in
Specifically, the first common gate transistor MM1 has a gate and a drain both connected to the current source CS, and a source connected to the first voltage terminal VSS.
The second common gate transistor MM2 has a gate connected to the current source CS, a drain connected to the collection signal output terminal A, and a source connected to the first voltage terminal VSS.
The third common gate transistor MM3 has a gate connected to the current source CS, a drain connected to the boost sub-circuit 302, and a source connected to the first voltage terminal VSS.
In this case, a current I01 flowing through the second common gate transistor MM2 and a current I02 flowing through the third common gate transistor MM3 may mirror a current Ir flowing through the first common gate transistor MM1.
The above currents satisfy the following formula:
I01/Ir=(W/L)2/(W/L)1; (1)
I02/Ir=(W/L)3/(W/L)1; (2)
where (W/L)1 is an aspect ratio of the first common gate transistor MM1; (W/L)2 is an aspect ratio of the second common gate transistor MM2; (W/L)3 is an aspect ratio of the third common gate transistor MM3. By adjusting the aspect ratios of the second common gate transistor MM2 and the third common gate transistor MM3, a magnitude of the mirror current may be adjusted.
In addition, in addition to adjusting the aspect ratios, it is also possible to adjust the mirror current by adding some transistors. For example, as shown in
According to the embodiment of the present disclosure, when the structure of the boost sub-circuit 302 is as shown in
Vmin<VDD−I02×Rs2<Vmax (3)
where RS2 is an equivalent capacitance of the second boost transistor MS2. Vmin is the minimum (e.g., 0V) of the operating voltage of the image processor 01, and Vmax is the maximum (e.g., 3V) of the operating voltage of the image processor 01.
In addition, as shown in
According to an embodiment, when the structure of the boost sub-circuit 302 is as shown in
Vmin<Vg+Vth<Vmax (4).
As can be seen from the above, since the first boost transistor MS1 in
In the embodiment shown in
In this example, the connection manner of the first boost transistor MS1 and the second boost transistor MS2 is:
the gate of the first boost transistor MS1 being connected to the collection signal output terminal A, the source being connected to the voltage output terminal OUTPUT, and the drain being connected to the first voltage terminal VSS; and
the gate of the second boost transistor MS2 being connected to the third voltage terminal Vbias, the source thereof being connected to the second voltage terminal VDD, and the drain thereof being connected to the voltage output terminal OUTPUT.
As another example, the current mirror 301 may be connected as shown in
In summary, the output voltage Vout output at the voltage output terminal OUTPUT may be converted to be within the operating voltage range of the image processor 01 by means of the boost sub-circuit 302, thus solving the problem that the output voltage of the source follower circuit 20 does not match the operating voltage of the image processor 01 due to the read signal line RL being connected to a negative voltage interface.
According to the embodiment of the present disclosure, the above-mentioned current source CS may be provided by an external circuit separately, or may be provided by an internal circuit of a CMOS image sensor; alternatively, in order to further increase the match degree between the output voltage of the source follower circuit 20 and the operating voltage of the image processor 01, the current source CS is provided by the image processor 01.
Next, particular structures of the source follower circuit 20 and the collection circuit 10 will be described in detail.
Specifically, as shown in
The source follower transistor MSF has a gate connected to the collection circuit 10, a first electrode connected to the second voltage terminal VDD, and a second electrode connected to a first electrode of the switch transistor MSEL.
The switch transistor MSEL has a gate connected to the scan line SEL, the first electrode connected to the second electrode of the source follower transistor, and a second electrode connected to the read signal line RL through the collection signal output terminal A.
According to the embodiment of the present disclosure, when the collection circuit 10 is connected to a reset voltage terminal Vrst, a reset control signal terminal Reset, a transmission control signal terminal TX, and a ground terminal, the collection circuit 10 includes a pass transistor T1, a reset transistor T2, a photo diode (PD), and a storage capacitor Cst, as shown in
The pass transistor T1 has a gate connected to the transmission control signal terminal TX, a first electrode connected to the gate of the source follower transistor MSF, and a second electrode connected to an N-type region of the photo diode PD. A P-type region of the photo diode PD is connected to the ground terminal.
The reset transistor T2 has a gate connected to the reset control signal terminal Reset, a first electrode connected to the reset voltage terminal Vrst, and a second electrode connected to the gate of the source follower transistor MSF.
A first terminal of the storage capacitor Cst is connected to the gate of the source follower transistor MSF, and a second terminal is connected to the ground terminal.
According to the embodiment of the present disclosure, a driving process of the collection circuit 10 and the source follower circuit 20 as mentioned above is particularly described as follows.
As shown in
Next, in a second phase P2, the transmission control signal terminal TX outputs a high level signal to turn on the pass transistor T1 under the control of the transmission control signal terminal TX, so as to enable the photo diode PD to receive the incident light and perform photoelectric conversion under illumination of the light to generate photo-generated carriers. The photo-generated carriers are transferred from the photo diode PD to a floating diffusion (FD) region.
Next, in a third phase P3, the source follower transistor MSF is turned on under the control of the floating diffusion region. In addition, the scan line SEL outputs a high level signal, so that the switch transistor MSEL is also turned on under the control of the scan line SEL, enabling the above photo-generated carriers to be output from the floating diffusion region to the collection signal output terminal A and the read signal line RL connected to the collection signal output terminal A via the source follower transistor MSF having the amplification and buffering functions and via the switch transistor MSEL sequentially. As such, one optical signal collection and output process is completed.
According to the embodiment of the present disclosure, the current source CS is activated to turn on the voltage conversion circuit 30 as described above. As known from the above, the voltage output from the read signal line RL is converted to be within the operating voltage range of the image processor 01 by the voltage conversion circuit 30 receiving the voltage, achieving the purpose that the voltage output from the read signal line RL matches the operating voltage of the image processor 01.
It should be noted that the above collection circuit 10 includes the pass transistor T1 and the reset transistor T2. The source follower circuit 20 includes a source follower transistor MSF and the switch transistor MSEL. Therefore, the collection circuit 10 and the source follower circuit 20 include a total of 4 transistors, thereby constituting a 4T-Active Pixel Sensor (4T-APS). Alternatively, the above-mentioned collection circuit 10 may also include only one transistor, i.e., the above-mentioned reset transistor T2, and the N-type region of the photo diode PD is directly connected to the floating diffusion region. In this way, the collection circuit 10 and the source follower circuit 20 may constitute a 3T-APS. In this case, the second phase P2 may be omitted in
In addition, the present disclosure may perform directly image processing on the signal firstly collected by the above APS in the image processor 01, after the signal being subjected to the voltage conversion in the voltage conversion circuit 30. Alternatively, after the signal firstly collected by the APS is subjected to the voltage conversion in the voltage conversion circuit 30, it may be used as a reference value in the image processor 01. The subsequently collected signals may be compared with the reference value one by one, and then the image processing may be performed on the compared values.
An embodiment of the present disclosure provides a CMOS image sensor including any one of the pixel circuit as described above. It has the same beneficial effects as those of the CMOS image sensor provided in the foregoing embodiments, and thus description thereof are omitted here.
In addition, as shown in
The collection area 100 includes a plurality of scan lines SEL and a plurality of read signal lines RL which are intersected horizontally and vertically. A plurality of pixels is defined by the intersections of the scan lines and the read signal lines. Each of the pixels is provided with the collection circuit 10 and the source follower circuit 20 as shown in
According to the embodiment of the present disclosure, as the collection accuracy of the CMOS image sensor is improved, the resolution is also increased, so that the wiring area of the pixel is gradually reduced. In order to meet the demand of high resolution, the voltage conversion circuit 30 is disposed in the peripheral area 101, and each read signal line RL is connected to the voltage conversion circuit 30. Since the collection circuit 10 and the source follower circuit 20 in each pixel are turned on row by row, the voltage conversion circuit 30 may perform voltage conversion row by row on the collection voltage output from the source follower circuit 20 through the read signal line RL, so that the output voltage of the source follower circuit 20 in each row of pixels may match the operating voltage of the image processor 01.
An embodiment of the present disclosure provides a method of driving any one of the pixel circuit as described above. As shown in
S101, in which the collection circuit 10 as shown in
S102, in which the source follower circuit 20 amplifies and buffers the received electrical signal under the control of the scan line SEL, and outputs it to the collection signal output terminal A,
wherein when the structures of the collection circuit 10 and the source follower circuit 20 as described above are as shown in
S103, in which the current mirror 301 of the voltage conversion circuit 30 provides a bias current to the source follower circuit 20 and the boost sub-circuit 302 under the control of the current source CS and the first voltage terminal VSS,
wherein when the structure of the current mirror 301 is as shown in
S104, in which the boost sub-circuit 302 converts the voltage at the collection signal output terminal A to the output voltage Vout under the control of the bias current provided by the current mirror 301 and the second voltage terminal VDD, and outputs it at the voltage output terminal OUTPUT,
wherein the output voltage Vout is within the operating voltage range of the image processor 01.
Specifically, when the structure of the boost sub-circuit 302 is as shown in
The method of driving the pixel circuit as described above has the same beneficial effects as those of the pixel circuit provided in the foregoing embodiments, and description of which will not be described here.
The foregoing descriptions are merely particular implementations of the present disclosure, but the scope of protection of the present disclosure is not limited thereto. Any changes or replacements that can be easily conceived by the skilled in the art within the technical scope disclosed by the present disclosure should be fall within the scope of the present disclosure. Therefore, the protection scope of the present disclosure should be based on the protection scope of the appended claims.
Ding, Xiaoliang, Cheng, Chih Jen
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
8189082, | Aug 28 2008 | Kabushiki Kaisha Toshiba | Signal processing apparatus, solid-state imaging device, and pixel signal generating method |
8456558, | Jul 23 2009 | Sony Semiconductor Solutions Corporation | Pixel circuit, a solid-state image sensing device, and a camera system that facilitates charge transfer within a pixel |
9667898, | Oct 05 2012 | Rambus Inc | Conditional-reset, multi-bit read-out image sensor |
20020039453, | |||
20030146993, | |||
20040104909, | |||
20080151091, | |||
20090128653, | |||
20100053389, | |||
20110019053, | |||
20120256077, | |||
20130009800, | |||
20130153749, | |||
20130162857, | |||
20140009664, | |||
20140293104, | |||
20150281613, | |||
20160295142, | |||
20170064225, | |||
20170140725, | |||
20170170239, | |||
20170272667, | |||
20170272678, | |||
20170324920, | |||
CN101662572, | |||
CN101964878, | |||
CN102196201, | |||
CN104704812, | |||
CN106982337, | |||
KR20070070410, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 20 2017 | BOE TECHNOLOGY GROUP CO., LTD. | (assignment on the face of the patent) | / | |||
Jun 09 2018 | CHENG, CHIH JEN | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048101 | /0676 | |
Jun 09 2018 | DING, XIAOLIANG | BOE TECHNOLOGY GROUP CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 048101 | /0676 |
Date | Maintenance Fee Events |
Aug 21 2018 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Jun 03 2024 | REM: Maintenance Fee Reminder Mailed. |
Nov 18 2024 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 13 2023 | 4 years fee payment window open |
Apr 13 2024 | 6 months grace period start (w surcharge) |
Oct 13 2024 | patent expiry (for year 4) |
Oct 13 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 13 2027 | 8 years fee payment window open |
Apr 13 2028 | 6 months grace period start (w surcharge) |
Oct 13 2028 | patent expiry (for year 8) |
Oct 13 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 13 2031 | 12 years fee payment window open |
Apr 13 2032 | 6 months grace period start (w surcharge) |
Oct 13 2032 | patent expiry (for year 12) |
Oct 13 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |