A low-core-loss transformer for high transfer ratio and high power density applications can have five pillars including four corner pillars and at least one center pillar between magnetic metal plates. The center pillar provides an additional flux path to reduce thermal and core losses and improve efficiency. magnetic flux density may be further reduced by having multiple central pillars in an N-track configuration in several kinds of symmetrical arrangements. The low-core-loss transformer achieves a flexible voltage transfer ratio. The ratio can be either even or odd numbers. An odd ratio design is able to fulfill the requirement of future data centers to supply a 400-volt high-distribution power bus. The transformer windings can be traces on a Printed Circuit Board (PCB) that integrate electronic components for a compact and modular design.
|
1. A low-core-loss transformer comprising:
an upper magnetic metal plate;
a lower magnetic metal plate that is parallel to the upper magnetic metal plate;
a plurality of pillars made from a magnetic metal, the plurality of pillars situated between the upper magnetic metal plate and the lower magnetic metal plate;
a first flux-emitting pillar in the plurality of pillars, located in a first corner position;
a first flux-receiving pillar in the plurality of pillars, located in a second corner position;
a second flux-emitting pillar in the plurality of pillars, located in a third corner position;
a second flux-receiving pillar in the plurality of pillars, located in a fourth corner position;
a center flux-receiving pillar in the plurality of pillars, located in a center position;
wherein the center position is located halfway along a line between the first corner position and the third corner position;
wherein the center position is located halfway along a line between the second corner position and the fourth corner position;
a primary winding that is wrapped multiple times around each of the flux-receiving pillars in a clockwise direction, and that is wrapped multiple times around each of the flux-emitting pillars in a counter-clockwise direction;
a first secondary winding that is wrapped around the first flux-emitting pillar; and
a third secondary winding that is wrapped around the second flux-emitting pillar.
17. A multi-center low-core-loss transformer comprising:
a plurality of center pillars located near a center location, the plurality of center pillars including a first center pillar and a second center pillar;
four corner pillars arranged around the plurality of center pillars;
wherein the first center pillar and the second center pillar are closer to the center location than the four corner pillars are to the center location;
a top magnetic metal plate and a bottom magnetic metal plate above and below the four corner pillars and the plurality of center pillars and connected to the four corner pillars and to the plurality of center pillars;
a first secondary winding having a single turn around a first of the four corner pillars;
a second secondary winding having a single turn around the first of the four corner pillars;
a third secondary winding having a single turn around a third of the four corner pillars;
a fourth secondary winding having a single turn around the third of the four corner pillars;
wherein the third of the four corner pillars is opposite the first of the four corner pillars and closer to the center location and closer to a second of the four corner pillars and closer to a fourth of the four corner pillars than to the first of the four corner pillars; and
a primary winding that is wrapped multiple times around the first, second, third, and fourth of the four corner pillars and is wrapped multiple times around the first and second center pillars.
11. A low-core-loss five-pillar magnetic core comprising:
a top magnetic metal plate for conducting a magnetic flux;
a bottom magnetic metal plate for conducting the magnetic flux;
an upper-left magnetic metal pillar for conducting the magnetic flux from the bottom magnetic metal plate into the top magnetic metal plate;
an upper-right magnetic metal pillar for conducting the magnetic flux from the top magnetic metal plate into the bottom magnetic metal plate;
a central magnetic metal pillar for conducting the magnetic flux from the top magnetic metal plate into the bottom magnetic metal plate;
a lower-left magnetic metal pillar for conducting the magnetic flux from the top magnetic metal plate into the bottom magnetic metal plate;
a lower-right magnetic metal pillar for conducting the magnetic flux from the bottom magnetic metal plate into the top magnetic metal plate;
wherein the central magnetic metal pillar is located between the top and bottom magnetic metal plates and in a center position between the upper-left magnetic metal pillar, the upper-right magnetic metal pillar, the lower-left magnetic metal pillar, the lower-right magnetic metal pillar;
wherein an average of distances from the central magnetic metal pillar to the upper-left magnetic metal pillar, the upper-right magnetic metal pillar, the lower-left magnetic metal pillar, and the lower-right magnetic metal pillar is less than an average of distances between adjacent magnetic metal pillars of the upper-left magnetic metal pillar, the upper-right magnetic metal pillar, the lower-left magnetic metal pillar, and the lower-right magnetic metal pillar;
a primary winding having multiple turns around each of the upper-left magnetic metal pillar, the upper-right magnetic metal pillar, the lower-left magnetic metal pillar, the lower-right magnetic metal pillar, and the central magnetic metal pillar, the primary winding connecting the multiple turns in series between a primary input and a primary output and carrying a primary current that creates magnetic flux in the upper-left magnetic metal pillar, the upper-right magnetic metal pillar, the lower-left magnetic metal pillar, the lower-right magnetic metal pillar, and the central magnetic metal pillar;
a first secondary winding wrapped around the upper-left magnetic metal pillar;
a third secondary winding wrapped around the lower-right magnetic metal pillar, wherein a first secondary current and a third secondary current are simultaneously induced by magnetic flux flows in the upper-left magnetic metal pillar and the lower-right magnetic metal pillar;
a second secondary winding wrapped around the upper-left magnetic metal pillar; and
a fourth secondary winding wrapped around the lower-right magnetic metal pillar, wherein a second secondary current and a fourth secondary current are simultaneously induced by magnetic flux flows in the upper-left magnetic metal pillar and the lower-right magnetic metal pillars.
2. The low-core-loss transformer of
a second secondary winding that is wrapped once around the first flux-emitting pillar;
a fourth secondary winding that is wrapped once around the second flux-emitting pillar;
wherein the first and third secondary windings are each wrapped for one turn;
a printed-circuit board (PCB) having metal layers that are patterned to form metal traces, the metal traces on the PCB forming the primary winding;
wherein the PCB is situated between the upper magnetic metal plate and the lower magnetic metal plate;
wherein the plurality of pillars are fitted through holes in the PCB.
3. The low-core-loss transformer of
wherein the first and fourth metal layers are near surfaces of the PCB while the primary winding is routed on two of the four metal layers that are interior metal layers between the first and fourth metal layers.
4. The low-core-loss transformer of
further comprising for each of the first, second, third, and fourth secondary windings:
a transistor, mounted to be coupled across the first gap; and
a capacitor, mounted to be coupled across the second gap,
wherein the transistor and capacitor are part of a synchronous rectifier operated when current is induced into the secondary windings by the transformer.
5. The low-core-loss transformer of
6. The low-core-loss transformer of
7. The low-core-loss transformer of
8. The low-core-loss transformer of
9. The low-core-loss transformer of
wherein the primary winding has a total of seventeen turns and only one turn per secondary winding, for a turn ratio of 17:1.
10. The low-core-loss transformer of
wherein the primary winding has a total of sixteen turns and only one turn per secondary winding, for a turn ratio of 16:1.
12. The low-core-loss five-pillar magnetic core of
wherein the primary winding is wrapped in a counter-clockwise direction when viewed from the top magnetic metal plate around each of the upper-left magnetic metal pillar and the lower-right magnetic metal pillar.
13. The low-core-loss five-pillar magnetic core of
a printed-circuit board (PCB) disposed between the top and bottom magnetic metal plates and around the upper-left magnetic metal pillar, the upper-right magnetic metal pillar, the lower-left magnetic metal pillar, the lower-right magnetic metal pillar, and the central magnetic metal pillar, the PCB having metal traces to form the primary winding, and to form the first, second, third, and fourth secondary windings.
14. The low-core-loss five-pillar magnetic core of
transistors and capacitors mounted on the PCB and connected to the first, second, third, and fourth secondary windings, wherein the transistors and capacitors rectify the first, second, third, and fourth secondary currents.
15. The low-core-loss five-pillar magnetic core of
16. The low-core-loss five-pillar magnetic core of
wherein a total of 17 turns are formed by the primary winding when three turns are formed around the central magnetic metal pillar;
wherein a total of 16 turns are formed by the primary winding when two turns are formed around the central magnetic metal pillar;
wherein the first, second, third, and fourth secondary windings each comprise no more than one turn.
18. The multi-center low-core-loss transformer of
19. The multi-center low-core-loss transformer of
a printed-circuit board (PCB) that is situated between the top magnetic metal plate and the bottom magnetic metal plate;
two patterned metal layers in the PCB having patterned metal traces that form the primary winding; and
two surface metal layers on the PCB having patterned metal traces that form the first, second, third, and fourth secondary windings.
20. The multi-center low-core-loss transformer of
a capacitor and a transistor placed on the PCB for each of the first, second, third, and fourth secondary winding, the capacitor connected to a tail end of a secondary winding, the transistor connected to a head end of a secondary winding, wherein opposite terminals of the capacitor and of the transistor that are not terminals connected to the secondary winding are connected together as a secondary-side ground node.
|
This invention relates to transformers with multiple poles, and more particularly to a five-pillar transformer.
Transformers are often used in power converters for electrical isolation and voltage conversion. The ratio of turns of the primary winding to turns of the secondary winding determines the voltage ratio between the primary and secondary sides of the transformer.
However, there are too many stages between the utility grid and the end units which can reduce efficiency. Also, a high conduction loss would occur on 12-volt power bus 346. Therefore a higher-voltage power bus is proposed in
One challenge to this new power architecture is to place DC/DC converter 325 on server-board 311 within space constraints. Normally a transformer applied to a common isolated converter would be very large when converting 400-volt to 12-volt. Besides, except for the primary-side switching transistors and secondary-side rectifiers, one component dominating the efficiency of DC/DC converter 325 is the internal transformer. Traditional magnetic core shapes such as PQ core or RM core have the drawbacks of large core loss, large termination loss, and large core volume.
In order to solve the issues of a traditional transformer, a matrix transformer is proposed, which divides the traditional transformer into multiple small elements through a specialized winding method of connecting each element in series for primary-side winding and in parallel for secondary-side winding. For instance, the step-down conversion from 400-volt to 12-volt in a general Half-Bridge (HB) converter has about 16.7 turns in its transformer. If the winding arrangement of a matrix transformer is designed for about 2.1 turns for the primary winding and 1 turn for the secondary winding in one element, then there would be eight elemental transformers linked together, whereas four elemental transformers are needed for 4.2 turns within one elemental primary winding. Even though the overall volume for either four cores or eight cores is lower than the whole traditional transformer, the core losses are much increased in multiple cores usage.
Another matrix transformer integrates multiple cores into one core. The core losses are reduced by replacing multiple elemental transformers with multiple pillars in one core. However, a turn ratio limitation problem can occur. The flux balance principle may limit the primary windings ratios to be even numbers, not odd numbers in this matrix transformer. When the primary windings are driven by a 400-volt bus, having an even turn ratio would force the reflected voltage on the secondary side to be above or below 12-volt by an undesirable amount. Alternatively, the 400-volt bus may be forced to operate at other voltages, such as 384-volt or 432-volt, for 16:1 and 18:1 turn ratios. Thus these matrix transformers are not ideal for the proposed data center power architecture where 400-volt on the power bus is converted to 12-volt locally.
What is desired is a multi-element transformer that supports odd turn ratios. A multi-element transformer with an integrated core that is compact and modular is also desirable. A multi-element transformer with an optimized core geometry and that minimizes core losses is desired.
The present invention relates to an improvement in multi-core transformers. The following description is presented to enable one of ordinary skill in the art to make and use the invention as provided in the context of a particular application and its requirements. Various modifications to the preferred embodiment will be apparent to those with skill in the art, and the general principles defined herein may be applied to other embodiments. Therefore, the present invention is not intended to be limited to the particular embodiments shown and described, but is to be accorded the widest scope consistent with the principles and novel features herein disclosed.
An input voltage, such as 400 volts, is applied across transistors 20, 22, which both connect to an internal bridge node that is coupled to transformer 50 through capacitor 28. Transistors 20, 22 can be high-performance power transistors, Gallium-Nitride (GaN) transistors, or general-purpose MOS transistors. The gates of transistors 20, 22 are driven by switched control signals to implement a Switched-Mode Power Supply (SMPS).
Transformer 50 has 5 magnetic core pillars that are sandwiched between two magnetic metal plates. The primary windings are wrapped around all five pillars in a series. Capacitor 28 connects the switching node of transistors 20, 22 to the primary windings. During a half cycle of one switching period, the primary-side current first passes through primary windings 64 on pillar 4 (ratio 4), then through primary windings 61 that are wrapped around pillar 1 (ratio 1), then through primary windings 63 that are wrapped around pillar 3 (ratio 3), then through primary windings 65 that are wrapped around pillar 5 (ratio 5), and finally through primary windings 62 that are wrapped around pillar 2 (ratio 2) to connect to the primary-side ground. During the next half cycle, the primary-side current flows in reverse. The primary-side current first passes through primary winding 62, then through windings 65, 63, 61 in that order, and finally through primary windings 64 to connect to capacitor 28.
The secondary side has four secondary windings that are arranged in parallel, as two pairs or sets of secondary windings. Each secondary winding pair is wrapped around only one of the five pillars. Secondary windings 52, 54 are wrapped around pillar 1, while secondary windings 56, 58 are wrapped around pillar 5. These two pillars 1, 5 have the same flux direction for emitting or receiving magnetic flux to the other three central pillars. The flux direction would reverse twice a switching cycle and depend on the primary-side current direction.
Secondary winding 52 is connected between the drain terminal of transistor 32 and VOUT, while secondary winding 54 is connected between VOUT and the drain terminal of transistor 34. Capacitor 42 connects the source terminal of transistor 32 to the secondary ground, while capacitor 44 connects the source terminal of transistor 34 to the secondary ground.
Similarly, secondary winding 56 is connected between the drain terminal of transistor 36 and VOUT, while secondary winding 58 is connected between VOUT and the drain terminal of transistor 38. Capacitor 46 connects the source terminal of transistor 36 to the secondary ground, while capacitor 48 connects the source terminal of transistor 38 to the secondary ground.
Transistors 32, 34, 36, 38 have their gates driven by Synchronous Rectification (SR) signals to rectify the current induced onto secondary windings 52, 54, 56, 58 by transformer 50 to generate the 12-volt output voltage VOUT on output capacitor 40. Transistors 32, 34, 36, 38 can be power transistors such as n-channel MOS transistors.
For one half switching cycle, the magnetic flux lines are emitted from upper-left and lower-right pillars 70, 78, and flow through upper magnetic plate 372, then into pillars 72, 74, 76 and complete the loop through lower magnetic plate 370. Based on the arrangement for the five pillars, there are six magnetic loops inside the core. The magnetic flux emitted from upper-left pillar 70 is divided into three paths through upper and lower magnetic metal plates 370, 372 to three adjacent pillars 72, 74, 76, while the magnetic flux emitted from lower-right pillar 78 is divided into three other paths through upper and lower magnetic metal plates 370, 372 to three adjacent pillars 72, 74, 76.
When pillars 70, 72, 76, 78 are arranged in a square, and central pillar 74 is located in the center of the square, then the flux density to center pillar 74 is greater than to corner pillars 72, 76, since center pillar 74 is closer to emitting pillars 70, 78 than corner pillars 72, 76. The calculated flux to center pillar 74 is 0.41 ϕ, while the flux to either corner pillar 72, 76 is 0.295 ϕ.
Primary winding 102 is wrapped around all five pillars. Since two PCB layers are used for primary winding 102, the metal traces for primary winding 102 can cross-over itself using vias among the two layers. Primary winding 102 wraps around flux-receiving pillars 72, 74, 76 in a clockwise direction, while wrapping around flux-emitting pillars 70, 78 in a counter-clockwise direction.
Primary winding 102 first wraps around lower-left pillar 76 three times, then around upper-left pillar 70 four times, then around central pillar 74 three times, then around lower-right pillar 78 four times, and finally around upper-right pillar 72 three times. The total number of turns of primary winding 102 around all pillars is 3+4+3+4+3 or 17, while the secondary has four separate one-wrap loops around pillars 70, 78. The overall turn ratio of primary winding to two pairs of secondary windings is 17:1:1, which equates to a 408-volt input voltage for the required 12-volt output voltage in the half-bridge LLC circuit of
Individually, pillar 76 has three turns of primary winding 64 (
Also looking individually at pillar 70, pillar 70 has four turns of primary winding 61. The primary coil on pillar 70 emits flux that induces a portion of the positive secondary current on secondary windings 54, 58, on pillars 70, 78 when high-side transistor 20 is on and the primary current flows out from capacitor 28, whereas it receives flux that induces a portion of the negative secondary current on secondary windings 52, 56 on pillars 70, 78 when high-side transistor 20 is off and low-side transistor 22 is on and primary current flows in from capacitor 28. Individually, pillar 70 has a 4:1:1 turn ratio (ratio 1) of primary windings to two pairs of secondary windings.
Individually, center pillar 74 has three turns of primary winding 63. The primary coil on pillar 74 receives flux that induces a portion of the positive secondary current on secondary windings 54, 58 on pillars 70, 78 when high-side transistor 20 is on and the primary current flows out from capacitor 28. The primary coil on pillar 74 emits flux that induces a portion of the negative secondary current on secondary windings 52, 56 on pillars 70, 78 when low-side transistor 22 is on and primary current flows in from capacitor 28. Individually, pillar 74 has a 3:1:1 turn ratio (ratio 3) of primary windings to two pairs of secondary windings.
Also looking individually at pillar 78, pillar 78 has four turns of primary winding 65. The primary coil on pillar 78 emits flux that induces a portion of the positive secondary current on secondary windings 54, 58, on pillars 70, 78 when high-side transistor 20 is on and the primary current flows out from capacitor 28, whereas it receives flux that induces a portion of the negative secondary current on secondary windings 52, 56 on pillars 70, 78 when high-side transistor 20 is off and low-side transistor 22 is on and primary current flows in from capacitor 28. Individually, pillar 78 has a 4:1:1 turn ratio (ratio 5) of primary windings to two pairs of secondary windings.
Finally, looking individually at upper-right pillar 72, pillar 72 has three turns of primary winding 62. The primary coil on pillar 72 receives flux that induces a portion of the positive secondary current on secondary windings 54, 58 on pillars 70, 78 when high-side transistor 20 is on and the primary current flows out from capacitor 28. The primary coil on pillar 72 emits flux that induces a portion of the negative secondary current on secondary windings 52, 56 on pillars 70, 78 when low-side transistor 22 is on and primary current flows in from capacitor 28. Individually, pillar 72 has a 3:1:1 turn ratio (ratio 2) of primary windings to two pairs of secondary windings.
On layer 1, one turn around upper-left pillar 70 is formed by the metal rectangle surrounding pillar 70. This rectangle is broken by two gaps that extend from the top of the rectangle to pillar 70, breaking the full loop. One gap is straddled by transistor 32, while the other gap is straddled by capacitors 42. The node between the gaps is the secondary ground node GND in
Also on layer 1, one turn around lower-right pillar 78 is formed by the metal rectangle surrounding pillar 78. This rectangle is broken by two gaps that extend from the bottom of the rectangle to pillar 78, breaking the full loop. One gap is straddled by transistor 36, while the other gap is straddled by capacitors 46. The node between the gaps is the secondary ground node GND. VOUT is connected to the lower-left of the rectangle, to the left of capacitors 46. Secondary winding 56 is formed by this lower-right rectangle.
Similarly, two secondary windings 54, 58 are formed by the upper-left and lower-right rectangles, respectively, of layer 4. VOUT is connected to capacitors 44, 48 of the single-turn loops. The layer 1 and layer 4 rectangles have a circular cutout around central pillar 74.
Terminals 92, 94 are formed to fit through the four metal layers. Terminal 92 is located near lower-left pillar 76 and receives the input to primary winding 102, such as from capacitor 28 of
Input terminal 92 is not connected to any metal traces on layers 1, 3, 4, but connects to the center of a spiral metal trace on layer 2. The black lines on the drawing represent the gaps between metal, not the metal traces themselves. This trace spirals in a clockwise direction around pillar 76 for three turns on layer 2. The last turn has a rectangular outer edges and passes from the lower-left area around pillar 76 to the upper-left and then spirals around upper-left pillar 70. One-and-a-half turns around pillar 70 are formed on layer 2, in a counter-clockwise direction around pillar 70.
Vias 122, 124, 126 are formed to electrically connect layers 2 and 3. Vias 122, 124, 126 are formed near pillars 70, 74, 78, respectively. After one-and-a-half turns around upper-left pillar 70 on layer 2, the primary winding passes through via 122 near pillar 70 to layer 3. From via 122, the metal trace spirals outward in a counter-clockwise direction around pillar 70 for more than two turns, for a total of four turns around pillar 70 within layers 2 and 3.
Then the metal trace spirals clockwise inward for one-and-a-half turns around center pillar 74 on layer 3, then through via 124 to layer 2, and spirals clockwise outward for one-and-a-half more turns around center pillar 74, for a total of three turns around central pillar 74. After completing the three turns around center pillar 74, the metal trace spirals inward in a counter-clockwise direction around lower-right pillar 78 for more than two turns, and then passes from layer 2 to layer 3 through via 126, and on layer 3 spirals outward in a counter-clockwise direction around lower-right pillar 78 for nearly one-and-a-half turns, for a total of four turns around pillar 78 within layers 2 and 3.
On layer 3, the metal trace continues from spiraling outward around pillar 78 to spiraling inward around upper-right pillar 72 in a clockwise direction for three turns. Then at pillar 72 the metal trace ends at terminal 94 and is output as the primary ground in
Primary winding 102 has a total of four turns around each of pillars 70, 78, and three turns around each of pillars 72, 74, 76, for a total of 17 turns. Since the secondary windings are for one turn each, a turn ratio of 17:1:1 is achieved using the metal PCB traces of
Primary winding 102 has a total of four turns around each of pillars 70, 78, and three turns around each of pillars 72, 76, and two turns around center pillar 74 for a total of 16 turns. Since the secondary windings are for one turn each, a turn ratio of 16:1:1 is achieved using the metal PCB traces of
In
The primary windings are wound around flux-receiving pillars 72, 74, 76 in a clockwise direction, but are wound around flux-emitting pillars 70, 78 in a counter-clockwise direction.
In
This winding method of connecting each pillar in a series formed like an inverted letter “N” is referred to as N track. N track is capable of using many kinds of pillar arrays, including an odd or even number of pillars.
Several other embodiments are contemplated by the inventors. For example more than four metal layers could be used for the PCB, and the PCB could have various shapes and modifications. While transistors and capacitors have been shown as being mounted on PCB, they could be formed within the PCB, or could be located on another board or location. AC loss and leakage inductance that exist at the connection between the secondary windings and the synchronous rectifiers can be reduced by integrating the transistors and capacitors on the PCB. While a single capacitor 42-48 per secondary winding has been shown in
The pillars could all be the same size (cross-sectional area), or could have different sizes. In one embodiment, the total area of the flux-emitting pillars 70, 78 is equal to the total area of the flux-receiving pillars 72, 74, 76, so that the magnetic flux density in each pillar is about the same. For example, each of pillars 70, 78 could have an area that is 50% larger than the area of any of pillars 72, 74, 76, or a 3:2 area ratio between flux-emitting and flux-receiving pillars. Also, center pillar 74 could be larger than corner pillars 72, 76.
The center pillar 74 and pillars 72, 76 provide three flux paths from flux-emitting pillar 70. The center pillar also provides an additional thermal path and also realizes an efficient core utilization to fill a square core geometry. So thermal conduction and distribution are improved in the magnetic core compared with only four corner pillars case. AC termination losses and DC wiring losses are all reduced. Total losses can be reduced by 10-20%.
Furthermore, with the fifth pillar at the central area of the core, the flux from a flux-emitting pillar can be divided to three paths to the flux-receiving pillars, so there are a total of six loops in the core. The flux density and core loss can be effectively reduced. For example, there is an inductance comparison between the invented five pillars and only four corner pillars cores. Although the total area of the five pillars is the same as the four corner pillars, a higher inductance is obtained due to an additional central magnetic path in the five-pillar core, which is almost 1.3 times the inductance of the four-pillar core. The magnetic resistance is indeed reduced with the five-pillar transformer, and a more even flux distribution is achieved.
Having the fifth pillar at the center of the core, the winding ratio of the transformer can be either odd or even ratios to satisfy all kinds of designed primary-side and secondary-side voltages without causing any magnetic flux unbalance and saturation issues.
Odd ratios such as 17:1:1 are useful for converting 400 volts to 12 volts, while even ratios such as 16:1:1 are useful for converting 380 volts to 12 volts. The exact voltages may differ somewhat, such as 408 volts and 384 volts. The reflected voltages can be corrected to exact values by common control methods such as Pulse Width Modulation (PWM) or Pulse Frequency Modulation (PFM) in converter regulators.
Output current capability is increased by having four secondary windings 52, 54, 56, 58. Since the secondary current is distributed over two pairs of secondary windings, current density and heat-related failures can be reduced. A high-efficiency and high-power density power converter can be fitted into a small form factor, such as for power bricks and point-of-load (POL) applications.
While cylindrical pillars have been described, the pillars could have other shapes, such as hexagonal prisms, and could be irregular. The thickness of magnetic metal plates 370, 372 could be increased to reduce losses. Various materials may be used, such as ferrite core or metallic powder cores in pillars 70-78 and in magnetic metal plates 370, 372. Magnetic metal plates 370, 372 could have the same shape, or could differ in size or shape. Additional features could be added to better control the magnetic flux or to reduce magnetic core losses. Magnetic metal plates 370, 372 could be substantially but not exactly parallel to each other, or magnetic metal plates 370, 372 could be mounted at an angle to each other. Magnetic metal plates 370, 372 may not be flat or planar but may have bent or curved shapes or complex features. Then a bisecting plane through a center of mass of magnetic metal plate 370 can be substantially parallel with that for magnetic metal plate 372.
The wrapping sequence and order may be modified in various ways, such as starting and ending at other pillars. More than two additional center pillars 73, 75 may be added, in various arrangements. The center pillars may be merged into a larger pillar.
The primary windings can be routed in an N-track sequence. The N-track method connects each pillar in series to form an “N” or inverted “N”. The N-track sequence can be used to connect pillar arrays regardless of the number of total pillars, and for both an odd or even number of pillars. The winding of the secondary side can also have multiple turns in different layers on the specific flux-emitting pillars. The secondary windings can be arranged in parallel for a full-wave synchronous rectifier, or in series for a full-bridge rectifier. A full-bridge rectifier can use only three PCB metal layers including one layer for the secondary winding and two layers for the primary winding, and only two secondary windings 52, 56 with one turn in series to produce a 17:2 ratio or a 16:2 ratio. The series secondary winding may be connected to a bridge rectifier with four diodes to achieve a high VOUT application. The secondary windings may be arranged in a series connection or may have more than one turn per secondary winding in parallel.
The source and drain on transistors may be reversed, and also may change with current direction changes. The terms source and drains are herein used interchangeably rather than the more cumbersome term source/drain. Standard MOS transistors such as p-channel or n-channel transistors may be used, or more specialized transistors such as GaN devices may be substituted. Various modifications to the transistors and other devices may be made for high-power and high-frequency uses.
Currents can be positive or negative currents and flow in either direction. Additional discrete or parasitic devices or components may be present, such as parasitic inductances. Additional devices may be added, such as transistors or switches to disconnect the primary or secondary windings, or to prevent overloads. Various control signals with various timings and operating modes may be applied to the gates of transistors or switches to better control operation of the power converter circuit of
While patterned metal traces on a PCB have been shown, these are examples and approximate, and actual metal patterns may differ. Wider gaps in the metal layers may be used.
While the terms flux-emitting and flux-receiving have been used to describe pillars that emit or receive magnetic flux into upper magnetic metal plate 372, the magnetic flux forms a loop, so each pillar simultaneously emits flux into one of magnetic metal plates 370, 372 and receives flux from the other one of magnetic metal plates 370, 372. Thus the terms flux-emitting and flux-receiving depend on the point or reference and could be interchanged by referencing lower magnetic metal plate 370 rather than magnetic metal plate 372. The primary winding direction and the secondary winding direction, clockwise or counter-clockwise, determines the direction of the magnetic flux in a pillar according to the right hand grip rule.
The terms up, down, top, bottom, left, right, above, below are relative and used to explain relative positions. The invention can be rotated, flipped, inverted, mirrored, or otherwise transformed, and these terms can be transformed as well for the new orientation. The terms wrap or wrapped do not imply physical wrapping, such as wrapping a wire around a post, but are intended to refer to both physical wires and to PCB metal traces formed in a spiral pattern around a pillar.
Currents can be positive or negative currents and flow in either direction. Many second and third order circuit effects may be present and may be significant, especially for smaller device sizes. A circuit simulation may be used to account for these secondary factors during design.
Auxiliary windings may be present in some embodiments, and some embodiments may have more sets of windings, or in different polarities and configurations. For example, the transformer described herein has a four-layer PCB structure for the windings, in which permits flexibly adjusting the turn ratio can be implemented by either extending the PCB layers or by increasing the number of primary and secondary spiral turns per layer.
Different transistor, capacitor, resistor, and other device sizes can be used, and various layout arrangements can be used, such as multi-leg, ring, doughnut or irregular-shape transistors. Additional taps, guard rings, transistors, and other components may be added.
More complex logic and control trees could be added, such as to add disabling transistors to disable operation, such as for power-down modes. Filters could be added to various nodes, including the primary or secondary sides, such as by adding capacitors, resistors, inductors, or networks of resistors, capacitors and inductors. Leaker resistors could be added. Parasitic capacitances and resistances may be present. Hysteresis could be added for more complex waveform shaping. Buffers could be added between stages, or more stages or dummy stages could be added.
The background of the invention section may contain background information about the problem or environment of the invention rather than describe prior art by others. Thus inclusion of material in the background section is not an admission of prior art by the Applicant.
Any methods or processes described herein are machine-implemented or computer-implemented and are intended to be performed by machine, computer, or other device and are not intended to be performed solely by humans without such machine assistance. Tangible results generated may include reports or other machine-generated displays on display devices such as computer monitors, projection devices, audio-generating devices, and related media devices, and may include hardcopy printouts that are also machine-generated. Computer control of other machines is another tangible result.
Any advantages and benefits described may not apply to all embodiments of the invention. When the word “means” is recited in a claim element, Applicant intends for the claim element to fall under 35 USC Sect. 112, paragraph 6. Often a label of one or more words precedes the word “means”. The word or words preceding the word “means” is a label intended to ease referencing of claim elements and is not intended to convey a structural limitation. Such means-plus-function claims are intended to cover not only the structures described herein for performing the function and their structural equivalents, but also equivalent structures. For example, although a nail and a screw have different structures, they are equivalent structures since they both perform the function of fastening. Claims that do not use the word “means” are not intended to fall under 35 USC Sect. 112, paragraph 6. Signals are typically electronic signals, but may be optical signals such as can be carried over a fiber optic line.
The foregoing description of the embodiments of the invention has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Many modifications and variations are possible in light of the above teaching. It is intended that the scope of the invention be limited not by this detailed description, but rather by the claims appended hereto.
Liu, Yan, Hsu, Liang Jye, Wong, Shek Mong
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
3980858, | Aug 22 1973 | Mitsubishi Denki Kabushiki Kaisha | Exciter for induction heating apparatus |
4665357, | Apr 23 1984 | FMTT, INC | Flat matrix transformer |
5168440, | Oct 02 1991 | International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION A CORP OF NY | Transformer/rectifier assembly with a figure eight secondary structure |
5414401, | Feb 20 1992 | Lockheed Martin Corporation | High-frequency, low-profile inductor |
20090243782, | |||
20100232181, | |||
20110210617, | |||
20120146753, | |||
20140252870, | |||
20170330678, | |||
20180226182, | |||
CN101552098, | |||
CN106971829, | |||
CN108777220, | |||
CN207082424, | |||
JP9120910, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 16 2019 | Hong Kong Applied Science and Technology Research Institute Company, Limited | (assignment on the face of the patent) | / | |||
Oct 17 2019 | HSU, LIANG JYE | Hong Kong Applied Science and Technology Research Institute Company, Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 050772 | /0328 | |
Oct 17 2019 | LIU, YAN | Hong Kong Applied Science and Technology Research Institute Company, Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 050772 | /0328 | |
Oct 17 2019 | WONG, SHEK MONG | Hong Kong Applied Science and Technology Research Institute Company, Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 050772 | /0328 |
Date | Maintenance Fee Events |
Oct 16 2019 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Dec 05 2023 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 24 2023 | 4 years fee payment window open |
May 24 2024 | 6 months grace period start (w surcharge) |
Nov 24 2024 | patent expiry (for year 4) |
Nov 24 2026 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 24 2027 | 8 years fee payment window open |
May 24 2028 | 6 months grace period start (w surcharge) |
Nov 24 2028 | patent expiry (for year 8) |
Nov 24 2030 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 24 2031 | 12 years fee payment window open |
May 24 2032 | 6 months grace period start (w surcharge) |
Nov 24 2032 | patent expiry (for year 12) |
Nov 24 2034 | 2 years to revive unintentionally abandoned end. (for year 12) |