The goa circuit includes a plurality of goa units independent of each other, wherein each of the plurality of goa units comprises an enable module and a drive module disposed corresponding to the enable module; wherein the enable module includes a row address signal input terminal configured to receive a row address signal, and an enable signal output terminal configured to output an enable signal based on the row address signal; and the drive module includes an enable signal input terminal configured to receive the enable signal output by the enable signal output terminal, and a drive signal output terminal configured to output a drive signal based on the enable signal, wherein the drive signal output terminal is connected to a gate line of a row disposed corresponding to the drive module to transmit the drive signal to the gate line of the row and gate the row.
|
10. A method for controlling a display, comprising:
inputting an address signal to each of row decoders in a gate driver on array (goa) circuit of the display;
enabling a row decoder corresponding to the address signal;
outputting an enable signal to a drive module of the goa circuit of the display via the enabled row decoder; and
driving, by the drive module receiving the enable signal, pixels in a corresponding row to operate;
wherein the drive module comprises a latch, the latch being configured to receive the enable signal, and the method further comprises:
inputting a second clock signal to the latch; and
reconstructing, by the latch, a waveform of the second clock signal based on the enable signal, and outputting the waveform.
1. A gate driver on array (goa) circuit, comprising a plurality of goa units independent of each other, wherein each of the plurality of goa units comprises an enable module and a drive module disposed corresponding to the enable module; wherein
the enable module comprises a row address signal input terminal configured to receive a row address signal, and an enable signal output terminal configured to output an enable signal based on the row address signal; and
the drive module comprises an enable signal input terminal configured to receive the enable signal output by the enable signal output terminal, and a drive signal output terminal configured to output a drive signal based on the enable signal, wherein the drive signal output terminal is connected to a gate line of a row disposed corresponding to the drive module to transmit the drive signal to the gate line of the row and drive the row;
wherein the enable module is a row decoder based on binary coding or a row decoder based on gray coding; and
wherein the drive module comprises a latch circuit, a data input terminal of the latch circuit is connected to a second clock signal, a clock input terminal of the latch circuit is connected to the enable signal output terminal of the enable module, and an output terminal of the latch circuit acts as the drive signal output terminal of the drive module and is connected to the gate line of the row disposed corresponding to the drive module.
9. A display device, comprising a goa circuit wherein the goa circuit comprises:
a plurality of goa units independent of each other, wherein each of the plurality of goa units comprises an enable module and a drive module disposed corresponding to the enable module; wherein
the enable module comprises a row address signal input terminal configured to receive a row address signal, and an enable signal output terminal configured to output an enable signal based on the row address signal; and
the drive module comprises an enable signal input terminal configured to receive the enable signal output by the enable signal output terminal, and a drive signal output terminal configured to output a drive signal based on the enable signal, wherein the drive signal output terminal is connected to a gate line of a row disposed corresponding to the drive module to transmit the drive signal to the gate line of the row and drive the row;
wherein the enable module is a row decoder based on binary coding or a row decoder based on gray coding; and
wherein the drive module comprises a latch circuit, a data input terminal of the latch circuit is connected to a second clock signal, a clock input terminal of the latch circuit is connected to the enable signal output terminal of the enable module, and an output terminal of the latch circuit acts as the drive signal output terminal of the drive module and is connected to the gate line of the row disposed corresponding to the drive module.
2. The goa circuit according to
3. The goa circuit according to
gates of the two transistors being shorted together, and each of the two transistors being an uppermost transistor in the row decoder; or gates of the two transistors being shorted together, and upper transistors adjacent to the two transistors having been combined.
4. The goa circuit according to
wherein a first electrode of the reset transistor is connected to the enable signal output terminal of the enable module, a second electrode of the reset transistor is connected to a ground signal, and a gate of the reset transistor is connected to a first clock signal.
5. The goa circuit according to
a non-inverting input terminal of the first-stage positive edge flip-flop and an input terminal of the first-stage inverter are collectively connected to the enable signal output terminal of the enable module, an inverting input terminal of the first-stage positive edge flip-flop is connected to an output terminal of the first-stage inverter, and both a clock signal input terminal of the first-stage positive edge flip-flop and an input terminal of the second-stage inverter are collectively connected to a second clock signal; wherein
a non-inverting input terminal of the second-stage positive edge flip-flop is connected to a non-inverting output terminal of the first-stage positive edge flip-flop, an inverting input terminal of the second-stage positive edge flip-flop is connected to an inverting output terminal of the first-stage positive edge flip-flop, a clock signal input terminal of the second-stage positive edge flip-flop is connected to an output terminal of the second inverter, and a non-inverting output terminal of the second-stage positive edge flip-flop is connected to a gate of the pull-down transistor; and
a first electrode of the pull-down transistor is connected to the enable signal output terminal of the enable module, and a second electrode of the pull-down transistor is connected to a ground signal.
6. The goa circuit according to
wherein an input terminal of the buffer amplifier circuit is connected to the output terminal of the latch circuit, and an output terminal of the buffer amplifier circuit acts as the drive signal output terminal of the drive module and is connected to the gate line of the row disposed corresponding to the drive module.
7. The goa circuit according to
8. The goa circuit according to
11. The method according to
maintaining a row decoder not corresponding to the address signal disabled in response to enabling the row decoder corresponding to the address signal.
12. The method according to
selectively enabling a portion of the row decoders based on the address signal.
13. The method according to
14. The method according to
resetting the enable signal output by the enabled row decoder.
15. The method according to
|
The present disclosure relates to the technical field of display panels, and in particular, relates to a GOA circuit, a display device, and a method for controlling a display.
Gate driver on array (GOA) circuits are widely applied in LCDs, AMOLEDs, and the like electronic display devices. The GOA circuit is a key part of a display panel, and is configured to supply a scanning pulse signal to a pixel array.
The traditional GOA circuit is based on the basic design that a previous stage triggers a following stage, and is generally constituted by a bootstrap capacitor and a single-polarity transistor. Based on this design, the pixel array may only be orderly scanned, but may not be randomly scanned.
When the screen includes n rows of pixels, these pixels are scanned row by row with a refresh frequency of 60 Hz, and a time of 1/60/N is assigned to each row. A capacitive load of a clock line for driving the GOA is proportional to Cgon+Cov*(N−1)+Cpixel. Cgon represents a load contribution of an activated GOA to the clock line, Cov represents a load contribution of the remaining N−1 stages of GOAs to the clock line, and Cpixel represents a load contribution of all the pixels in a row being scanned. When the size of an output transistor of the GOA increases, Cgon and Cov may both increase proportionally.
When the size of the screen constantly increases, the resolution constantly increases, and the pixel density constantly increases, more and more challenges are caused to the GOA circuit as follows:
The number of pixels in each row increases, and the load (Cpixel) of the GOA circuit increases.
The size of the pixels in each row decreases, the available area for the GOA circuit cooperated with the pixels constantly decreases, the size of the transistors for fabricating the GOA circuit is further restricted, and thus the drive capability is degraded.
The increase of the absolute number of rows causes the scanning time for each row to constantly decrease (1/60/N). To accommodate more stricter timing requirements, the size of the output transistors of the GOA circuit needs to be increased. This requirement is not only in contradiction with the decrease of the area, but also causes Cgon and Cov to constantly increase.
The increase of the absolute number of rows causes the number of stages (N−1) of the GOA units in a turn-off state to constantly increase, causes the load of the clock lines to correspondingly increase, and cause useless power to increase.
The increase of the absolute number of rows increases the probability that the GOA circuit becomes defective. Once a stage of GOA unit fails, the following stages of GOA units may fail, and consequently, the screen may be damaged.
Due to the above factors, when the traditional GOA circuit structure is applied to screens with constantly increasing size, resolution and pixel density, more and more severe challenges occur, the timing fails to be accommodated, the power consumption constantly increases, and the yield constantly decreases.
The present disclosure provides a GOA circuit. The GOA circuit includes a plurality of GOA units independent of each other, wherein each of the plurality of GOA units includes an enable module and a drive module disposed corresponding to the enable module; wherein
the enable module includes a row address signal input terminal configured to receive a row address signal, and an enable signal output terminal configured to output an enable signal based on the row address signal; and
the drive module includes an enable signal input terminal configured to receive the enable signal output by the enable signal output terminal, and a drive signal output terminal configured to output a drive signal based on the enable signal, wherein the drive signal output terminal is connected to a gate line of a row disposed corresponding to the drive module to transmit the drive signal to the gate line of the row and gate the row.
The present disclosure further provides a display device. The display device includes the GOA circuit as described above.
The present disclosure further provides a method for controlling a display. The method includes:
inputting an address signal to each of row decoders in a GOA circuit of the display;
enabling a row decoder corresponding to the address signal;
outputting an enable signal to a drive module of the GOA circuit of the display via the enabled row decoder; and
driving, by the drive module receiving the enable signal, pixels in a corresponding row to operate.
The present disclosure is further described with reference to the accompanying drawings and exemplary embodiments. Among the drawings:
For clearer descriptions of the technical features, objectives, and the technical effects of the present disclosure, the specific embodiments of the present disclosure are hereinafter described with reference to the accompanying drawings.
Referring to
As illustrated in
The enable module 11 includes a row address signal input terminal configured to receive a row address signal, and an enable signal output terminal configured to output an enable signal based on the row address signal.
Herein, it should be noted that the present disclosure does not limit the source of the row address signal. In some embodiments, the row address signal may be generated by an external drive IC. However, in some other embodiments, the row address signal may also be generated by a display screen. For example, when the display screen is capable of providing two types of polarity complementary transistors, a dedicated circuit is designed on the display screen. The dedicated circuit is capable of directly generating the row address signal, and thus the row address signal does not need to be supplied by the external drive IC.
Optionally, the enable module 11 according to the embodiment of the present disclosure is a row decoder based on binary coding, or a row decoder based on Gray coding. Each row decoder includes a plurality of transistors connected in series, wherein two transistors in adjacent rows and in a same column are combined to a transistor when satisfying a preset condition.
By using the row decoder according to the embodiment of the present disclosure, random addressing may be implemented, data is allowed to be written into the screen not in a row order, and later-stage trigger is not dependent on previous-stage trigger, which effectively improves yield and grade of the screen, and provides possibilities to dynamically repair the screen. In addition, by using the row decoder based on Gray coding, transverse cross lines in the layout may be reduced, more transistors are allowed to be combined, and thus dynamic power consumption of the decoder is reduced in the mostly commonly used sequential scanning.
Hereinafter, a comparison is made between the row decoder based on sequential coding and the row decoder according to the present disclosure in terms of design.
As illustrated in
TABLE 1
Stage
Code
Row address signal
0
0000
1
0001
2
0010
3
0011
4
0100
5
0101
6
0110
7
0111
As seen from
With respect to the row decoder based on Gray coding according to the present disclosure, as known from the characteristic of Gray coding, two adjacent codes have only one different bit. Therefore, each row decoder according to the present disclosure only needs one transverse cross line. This characteristic is irrelevant to the resolution of the screen. That is, regardless of whether FHD or 4K UHD, when the GOA row decoder according to the present disclosure is employed, only one transverse cross line is needed in each row. A circuit principle diagram of the row decoder based on Gray coding according to a specific embodiment of the present disclosure is as illustrated in
TABLE 2
Stage
Code
Row address signal
0
0000
1
0001
2
0010
3
0011
4
0100
5
0101
6
0110
7
0111
It is herein to be noted that in the principle diagrams in
The fact that two transistors in the adjacent rows and in the same column satisfy the preset condition includes: the gates of the two transistors being shorted together, and each of the two transistors being an uppermost transistor in the row decoder; or gates of the two transistors being shorted together, and upper transistors adjacent to the two transistors having been combined. Nevertheless, the row decoder according to the present disclosure may also be practiced by a P-type transistor, wherein the practice of the P-type transistor is similar to that of the N-type transistor, and the difference lies in that code 0 corresponds to a positive signal, and code 1 corresponds to a negative signal, and a voltage polarity of the P-type transistor is symmetric to that of the N-type transistor. Specifically, the circuit principle diagram of the row decoder practiced by the P-type transistor is as illustrated in
TABLE 3
Stage
Code
Row address signal
0
0000
S3S2S1S0
1
0001
S3S2 S1
2
0010
S3S2
3
0011
S3S2
4
0100
S3
5
0101
S3
6
0110
S3
7
0111
S3S2
Likewise, the condition of combination of the transistors in the row decoder practiced by the P-type transistor is the same as that in the row decoder practiced by the N-type transistor, which is not described herein any further.
Further, as illustrated in
Specifically, as illustrated in
As illustrated in
It should be noted herein that the combination may be interpreted as that active regions of the transistors originally pertaining to different rows may be fused in the layout (as illustrated in a gray region (AA) in
Further description is given hereinafter to advantages of the combined row decoder with reference to
As illustrated in
Assuming that an effective resistance after a single transistor is turned on is R in the case of no combination, then an affective resistance after two transistors are combined is lowered to R/2. Therefore, in the case of no combination, a total discharging resistance of each row is 4*R; and in the case of a combination, the total discharging resistance is R*(1+1/2+1/4+1/8)<2*R (geometrical series). In consideration of a screen having 4096 rows, a 14-bit address is desired, and 14 transistors need to be connected in series. In the case of no combination, a total resistance is 14*R; and in the case of a combination, the total resistance is R*(1+1/2+1/4+1/8++1/4096)<2*R. according to the characteristics of the geometrical series, the total discharging resistance upon the combination may not proportionally increase with increase of the number of resolution rows, but an upper limit is defined. Therefore, discharging time, that is, decoding time, is not affected by the increase of the resolution upon the combination. Therefore, with the combination, the row decoder is capable of supporting a high-resolution screen, such that the decoding speed is substantially irrelevant to the increased address line.
The drive module 12 includes an enable signal input terminal connected to the enable signal output terminal and configured to receive the enable signal output by the enable signal output terminal, and a drive signal output terminal configured to output a drive signal based on the enable signal, wherein the drive signal output terminal is connected to a gate line of a row disposed corresponding to the drive module 12 to transmit the drive signal to the gate line of the row and gate the row.
Optionally, the drive signal output by the drive module 12 is a pulse signal. The drive module 12 may be a pulse generator.
As a solution, the present disclosure provides a GOA circuit supporting random addressing. The GOA circuit allows data to be written into the screen not in accordance with rows. A majority region of the screen displays static images and only a small portion of the screen is constantly varying, and only this portion needs to be programmed. In addition, since the rows with static images are not gated, and thus dynamic power consumption is effectively reduced and meanwhile the time left for each row with varying images, such that real-time and dynamic adjustment may be achieved between display size, display power and display refresh rate.
Further, in the GOA circuit according to the present disclosure, trigger of a later stage does not rely on trigger of a previous stage. Therefore, when a separated-stage GOA unit 10 fails, functions of the remaining GOA units 10 are not affected, such that yield and rating of the screen are improved, thereby providing possibilities of dynamic repair of the screen. In addition, the GOA circuit according to the present disclosure does not employ a traditional bootstrap structure. A clock line does not need to directly drive an output transistor in the GOA unit 10. Therefore, impacts caused by (N−1) stages of inactive GOA units 10 to the dynamic power consumption may be greatly mitigated.
Therefore, the GOA circuit according to the present disclosure is applicable to high resolution and large-size screens.
According to this embodiment, based on the first embodiment, each of the plurality of GOA units 10 further comprises a reset module 13 connected to the enable signal output terminal of the enable module 11 and configured to reset the enable module 11 in response to the drive module 12 outputting the drive signal and gating the corresponding row.
Optionally, one or a plurality of reset modules 13 may be configured. When a plurality of reset modules 13 are configured, each of the plurality of reset modules 13 is disposed corresponding to each row decoder.
After any row decoder of the row decoders outputs an enable signal, and causes the drive module 12 to output a drive signal, the reset modules 13 in this row are all reset, such that a row to which the drive signal is output is reselected when a next row address signal comes in.
Specifically, if the enable signal output by the enable module 11 is a high level (1), the reset module 13 may reset the enable signal to a low level (0); and if the enable signal output by the enable module 11 is the low level (0), the reset module 13 resets the enable signal to the high level (1).
As illustrated in
A first electrode of the reset transistor is connected to the enable signal output terminal of the enable module 11, a second electrode of the reset transistor is connected to a ground signal (GND), and a gate of the reset transistor is connected to a first clock signal (CLKR). It should be noted herein that the first clock signal (CLKR) is an additional external clock signal. Further, this embodiment describes the row decoder constituted by the P-type transistors, and when the row decoder is constituted by the N-type transistors, the polarity is reverse to that of the row decoder constituted by the P-type transistors, which is not described herein any further.
As illustrated in
As illustrated in
Anon-inverting input terminal (D) of the first-stage positive edge flip-flop 132 and an input terminal of the first-stage inverter 131 are collectively connected to the enable signal output terminal of the enable module 11, an inverting input terminal of the first-stage positive edge flip-flop 132 is connected to an output terminal of the first-stage inverter 131, and a signal clock signal input terminal (CK) of the first-stage positive edge flip-flop 132 and an input terminal of the second-stage inverter 133 are collectively connected to a second clock signal (CLK). A non-inverting input terminal (D) of the second-stage positive edge flip-flop 134 is connected to a non-inverting output terminal (Q) of the first-stage positive edge flip-flop 132, an inverting input terminal of the second-stage positive edge flip-flop 134 is connected to an inverting output terminal of the first-stage positive edge flip-flop 132, a clock signal input terminal of the second-stage positive edge flip-flop 134 is connected to an output terminal of the second-stage inverter 133, and a non-inverting output terminal (Q) of the second-stage positive edge flip-flop 134 is connected to a gate of the pull-down transistor 135. A first electrode of the pull-down transistor 135 is connected to the enable signal output terminal of the enable module 11, and a second electrode of the pull-down transistor 135 is connected to a ground signal (GND).
In this embodiment, the reset module 13 does not need to additionally reset the clock, and shares the same clock (CLK) and an inverting signal thereof with a latch at this stage. That is, the CLK in this embodiment is a CLK shared with the latch at this stage.
As illustrated in
In the embodiments of the present disclosure, the positive edge flip-flop may be practiced in a plurality of ways, which is not specifically limited in the present disclosure. Description is given with reference to a specific embodiment. Specifically, as illustrated in
As illustrated in
An input terminal (S) of the primary flip-flop 1301 is a non-inverting input terminal (D) of the positive edge flip-flop, a non-inverting output terminal of the primary flip-flop 1301 is connected to an input terminal (S) of the secondary flip-flop, a reset terminal (R) of the primary flip-flop is an inverting input terminal of the positive edge flip-flop, and an inverting output terminal of the primary flip-flop 1301 is connected to a reset terminal (R) of the secondary flip-flop 1302. A non-inverting output terminal (Q) of the secondary flip-flop 1302 is a non-inverting output terminal (Q) of the positive edge flip-flop, a clock signal input terminal (CP) of the secondary flip-flop 1302 travels through an output terminal of the primary/secondary inverter 1303, and a connecting terminal between an input terminal of the primary/secondary inverter 1303 and a clock signal input terminal (CP) of the primary flip-flop 1301 is a clock signal input terminal (CK) of the positive edge flip-flop.
Further, the drive module 12 according to the embodiment of the present disclosure may include a latch circuit 121 and a buffer amplifier circuit 122. A first terminal of the latch circuit 121 is connected to a second clock signal (CLK), a second terminal of the latch circuit 121 is connected to the enable signal output terminal of the enable module 11, a third terminal of the latch circuit 121 is connected to an input terminal of the buffer amplifier circuit 122, and an output terminal of the buffer amplifier circuit 122, as the drive signal output terminal of the drive module 12, is connected to a gate line of a row disposed corresponding to the drive module 12.
Further, the drive module 12 according to the embodiment of the present disclosure may further include a buffer amplifier circuit 122. An output terminal of the latch circuit 121 is not directly connected to the gate line of a row disposed corresponding to the drive module 12, but is first connected to the input terminal of the buffer amplifier circuit 122 and is then connected to the gate line of the row disposed corresponding to the drive module 12 as the drive signal output terminal of the drive module 12.
Further, in the embodiment of the present disclosure, the latch circuit 121 may include a latch, and the buffer amplifier circuit 122 may be constituted by one stage of inverter or a plurality of stages of cascaded inverters.
In a specific embodiment, if the buffer amplifier circuit 122 is constituted by one stage of inverter, the latch circuit 121 is constituted by a latch, an input terminal (S) of the latch is connected to the second clock signal (CLK), an enable terminal (CP) of the latch is connected to the enable signal output terminal of the enable module 11, an output terminal (Q) of the latch is connected to an input terminal of the one stage of inverter, and an output terminal of the one stage of inverter is connected to the gate line of the row disposed corresponding to the drive module 12. The input terminal (S) of the latch is a data input terminal of the latch circuit 121, and the enable terminal (CP) of the latch is a clock input terminal of the latch circuit 121, and the output terminal (Q) of the latch is the output terminal of the latch circuit 121. The input terminal of the one stage of inverter is the input terminal of the buffer amplifier circuit 122, and the output terminal of the one stage of inverter is the output terminal of the buffer amplifier circuit 122.
Further, in another specific embodiment, if the buffer amplifier circuit 122 is constituted by a plurality of stages of cascaded inverters, the latch circuit 121 is constituted by a latch, assuming that n stages of cascaded inverters are configured, n being an integer greater than or equal to 2, then the input terminal (S) of the latch is connected to the second clock signal (CLK), the enable terminal (CP) of the latch is connected to the enable signal output terminal of the enable module 11, the output terminal (Q) of the latch is connected to an input terminal of a first-stage inverter, and an output terminal of an nth-stage inverter is connected to the gate line of the row disposed corresponding to the drive module 12. The input terminal (S) of the latch is the data input terminal of the latch circuit 121, the enable terminal (CP) of the latch is the clock input terminal of the latch circuit 121, the output terminal (Q) of the latch is the output terminal of the latch circuit 121. The input terminal of the first-stage inverter is the input terminal of the buffer amplifier circuit 122, and the output terminal of the nth-stage inverter is the output terminal of the buffer amplifier circuit 122.
Herein, the latches employed in the embodiment of the present application are all latches with a gate control function, which operate based on the following principle.
using latches effective in case of a high level at the enable terminal (CP) as an example:
When the CP potential is a low level, the output terminal Q remains unchanged, and the signal of the input terminal S does not affect the output terminal Q.
When the CP potential is a high level, a binary signal of the output terminal Q varies with variation of an input potential of the input terminal S. It may be understood that the latch may be practiced in a plurality of ways, which is not specifically limited in the embodiments of the present disclosure. By employing the latch in each of the plurality of GOA units 10, the present disclosure may achieve the following advantages: Based on the latching principle, internal alternating current signals or glitch signals may be effectively suppressed from being coupled to the output terminal; and in addition, the latch has a waveform reconstruction function, and even if a waveform of an external clock is deformed due to an RC delay, upon the waveform reconstruction, a high-quality square wave pulse may be still output.
The latch employed in the present disclosure is described with reference to a specific embodiment, wherein one of the most commonly used latches is an SR-type latch.
As illustrated in
An input terminal of the latch inverter 1210 and a first input terminal of the first AND gate 1211 are collectively connected to the second clock signal (CLK), an output terminal of the latch inverter 1210 is connected to a second input terminal of the second AND gate 1212, and a second input terminal of the first AND gate 1211 and a first input terminal of the second AND gate 1212 are collectively connected to the enable signal output terminal of the enable module. An output terminal of the first AND gate 1211 is connected to a first input terminal of a first NOR gate 1213, a second input terminal of the first NOR gate 1213 is connected to a first input terminal of the second NOR gate 1214, and an output terminal of the first NOR gate 1213 is further connected to the input terminal of the buffer amplifier circuit 122. A second input terminal of the second NOR gate 1214 is connected to an output terminal of the second AND gate 1212.
The first input terminal of the first AND gate 1211 is the first terminal of the latch circuit 121, a connecting terminal between the second input terminal of the first AND gate 1211 and the first input terminal of the second AND gate 1212 is the second terminal of the latch circuit 121, and the output terminal of the first NOR gate 1213 is the third terminal of the latch circuit 121.
Further, the inverters employed in the buffer amplifier circuit are all formed of transistors.
Specifically, as illustrated in
Specifically, a first electrode of the P-type transistor is connected to a constant high voltage level (VGH), a second electrode of the P-type transistor is connected to a first electrode of the N-type transistor, a second electrode of the N-type transistor is connected to a constant low voltage level (VGL), a gate of the P-type transistor is connected to a gate of the N-type transistor, and the second electrode of the P-type transistor is connected to a first electrode of the N-type transistor.
A connecting terminal between the gate of the P-type transistor and the gate of the N-type transistor is the input terminal of the inverter, and a connecting terminal between the second electrode of the P-type transistor and the first electrode of the N-type transistor is the output terminal of the inverter.
It should be noted that in the embodiment of the present disclosure, a P-type transistor in each of the plurality of GOA units 10 is a P-channel thin film transistor made of low-temperature polysilicon, amorphous silicon, or a material resulted from a mixture of carbon, silicon, and germanium at any ratio. An N-type transistor in each of the plurality of GOA units 10 is an N-channel thin film transistor made of metal oxide. In addition, the GOA circuit according to the present disclosure is a GOA circuit based on polarity complementary transistors. That is, an N-type transistor and a P-type transistor are simultaneously disposed on a panel.
Referring to
As illustrated in
Referring to
As illustrated in
Time period t1: Address decoding is carried out in this period, the row decoder in a stage of GOA unit 10 corresponding to the row address signal Dn in S[0:N] is selected, the enable signal output by the enable signal output terminal (EN) of the row decoder of this row is a high level, and since the first clock signal (CLKR) is a low level, the reset transistor in the reset module 13 is turned off, such that the output of the enable signal is not affected; when a rising edge of the second clock signal (CLK) comes, the latch stores a high level signal input by the input terminal (S) and transmits the high level signal to the output terminal (Q) which outputs the high level signal to the buffer amplifier circuit 122, and the buffer amplifier circuit 122 processes the signal and outputs the processed signal to the gate line of the corresponding row.
Time period t2: The enable node (EN) still outputs a high level, the reset transistor in the reset module 13 is still turned off, and the voltage of the second clock signal (CLK) falls, which causes the voltage of the output terminal (OUT) to fall.
Time period t3: A rising edge of the first clock signal (CLKR) comes, which is a high level, the reset transistor in the reset module 13 is turned on, such that the enable node (EN) is pulled down to a low level (GND), that is, the row decoder is reset. The enable terminal (CP) of the latch becomes to a low level, and therefore, the output thereof does not vary with variation of the input terminal (S), but remains a low level.
Time period t4: EN is not selected, the second clock signal (CLK) is still a low level, the enable input terminal (CP) of the latch remains a low level, the output thereof does not vary with variation of the input terminal (S) but remains a low level, the reset transistor in the reset module 13 is still a low level, and the reset transistor in the reset module 13 is turned off.
Referring to
As illustrated in
Time period t1: Address decoding is carried out in this period, the row decoder in a stage of GOA unit 10 corresponding to the row address signal Dn is selected, the enable signal output by the enable signal output terminal (EN) of the row decoder of this row is a high level, and since the reset signal (NRES) is a low level, the pull-down transistor 135 is turned off, which does not affect the output of the enable signal.
Time period t2: A pulse of the second clock signal (CLK) comes, the latch in the latch circuit 121 stores a pulse signal input by the input terminal (S) and transmits the pulse signal to the output terminal (Q) which outputs the signal to the buffer amplifier circuit 122. In the meantime, at a rising edge of the clock signal, the first-stage positive edge flip-flop 132 latches the EN high level, and outputs the EN high level to the output terminal of the first-stage positive edge flip-flop 132. At a subsequently coming falling edge of the clock signal, the second-stage positive edge flip-flop 134 latches a high level output by the first-stage positive flip-flop 132, and transmits the high level to the output terminal of the second-stage positive edge flip-flop 134, which outputs the high level to the gate (NRES) of the pull-down transistor 135.
Time period t3: Since the reset signal (NRES) rises, the pull-down transistor 135 is turned on, the enable signal output terminal (EN) of the row decoder is reset to a low level, and the latch in the latch circuit 121 is turned off Afterwards, before the decoder is selected again, the enable signal output terminal (EN) of the row decoder constantly outputs a low level, the latch in the latch circuit 121 remains in a turn-off state, and the output thereof remains a low level.
The simulation verification diagram of the operating timing in
According to the embodiments of the present disclosure, by introducing the latch into each GOA unit 10, the internal alternating current signals or glitch signals in the circuit may be effectively suppressed from being coupled to the output terminal, and the waveform reconstruction function is achieved. Even if the waveform of the external clock is deformed due to the RC delay, a high-quality square wave pulse may be still output. In some embodiments, the GOA circuit may generate a reset signal by itself (self-reset), without relying on the external clock. Therefore, the number of desired clocks is reduced, and only two square wave clocks with inverted phases are desired at minimum. The ratio of rows randomly programmable at any time is increased, which may reach 1/2 of the total rows at maximum. This is particularly suitable for circuit design of high-resolution and variable-dimension screens.
In addition, the GOA circuit according to the embodiments of the present disclosure is also applicable to a foldable or rollable screen. With respect to the foldable or rollable screen, the GOA circuit allows a folded or rolled portion not to display images, and thus no power consumption is caused. Further, the GOA circuit allows dynamic adjusting a boundary line between a display region and a non-display region.
Layouts of the GOA circuit on the screen according to the embodiments of the present disclosure with respect to the rollable, foldable, and splicable screens are as illustrated in
As illustrated in
As illustrated in
As a solution, the present disclosure provides a latch-based GOA circuit supporting random addressing. The GOA circuit allows data to be written into the screen not in accordance with rows. A majority region of the screen displays static images and only a small portion of the screen is constantly varying, and only this portion needs to be programmed. In addition, since the rows with static images are not gated, and thus dynamic power consumption is effectively reduced and meanwhile the time left for each row with varying images, such that real-time and dynamic adjustment may be achieved between display size, display power and display refresh rate.
Further, in the GOA circuit according to the present disclosure, trigger of a later stage does not rely on trigger of a previous stage. Therefore, when a separated-stage GOA unit 10 fails, functions of the remaining GOA units 10 are not affected, such that yield and rating of the screen are improved, thereby providing possibilities of dynamic repair of the screen. In addition, the GOA circuit according to the present disclosure does not employ a traditional bootstrap structure. A clock line does not need to directly drive an output transistor in the GOA unit. Therefore, impacts caused by (N−1) stages of inactive GOA units to the dynamic power consumption may be greatly mitigated.
Therefore, the GOA circuit according to the present disclosure is applicable to high resolution and large-size screens.
According to the embodiments of the present disclosure, by introducing the latch into each GOA unit, the internal alternating current signals or glitch signals in the circuit may be effectively suppressed from being coupled to the output terminal, and the waveform reconstruction function is achieved. Even if the waveform of the external clock is deformed due to the RC delay, a high-quality square wave pulse may be still output. In some embodiments, the GOA circuit may generate a reset signal by itself (self-reset), without relying on the external clock. Therefore, the number of desired clocks is reduced, and only two square wave clocks with inverted phases are desired at minimum. The ratio of rows randomly programmable at any time is increased, which may reach 1/2 of the total rows at maximum. This is particularly suitable for circuit design of high-resolution and variable-dimension screens.
In addition, the GOA circuit according to the embodiments of the present disclosure is also applicable to a foldable or rollable screen. With respect to the foldable or rollable screen, the GOA circuit allows a folded or rolled portion not to display images, and thus no power consumption is caused. Further, the GOA circuit allows dynamic adjusting a boundary line between a display region and a non-display region.
Further, the present disclosure further provides a display device. The display device includes the GOA circuit as described in the above embodiment. The display device includes, but is not limited to, an LTPS display device and an AMOLED display device.
The present disclosure further provides a method for controlling a display. As illustrated in
step S1, inputting an address signal to each of row decoders in a GOA circuit of the display;
step S2, enabling a row decoder corresponding to the address signal;
step S3, outputting an enable signal to a drive module of the GOA circuit of the display via the enabled row decoder; and
step S4, driving, by the drive module receiving the enable signal, pixels in a corresponding row to operate
In the method according to the embodiment of the present disclosure, the GOA circuit of the display may be the GOA circuit as described in the above embodiment.
Further, the method according to the embodiment of the present disclosure further includes: maintaining a row decoder not corresponding to the address signal disabled in response to enabling the row decoder corresponding to the address signal.
Further, the method according to the embodiment of the present disclosure further includes: selectively enabling a portion of the row decoders based on the address signal.
Optionally, in the embodiment of the present disclosure, the drive module includes a latch, wherein the latch is configured to receive the enable signal.
Further, the method according to the embodiment of the present disclosure further includes: inputting a second clock signal to the latch; and reconstructing, by the latch, a waveform of the second clock signal based on the enable signal, and outputting the waveform.
Further, in the embodiment of the present disclosure, the drive module further includes an amplifier, wherein a signal output by the latch is amplified by the amplifier and drives the pixels in the corresponding row to operate.
Further, the method according to the embodiment of the present disclosure further includes: resetting the enable signal output by the enabled row decoder. Further, resetting the enable signal output by the enabled row decoder may be performed by the reset circuit.
Further, the method according to the embodiment of the present disclosure further includes: inputting a first clock signal to the reset circuit; and resetting, by the reset circuit, the enable signal based on the first clock signal.
Further, the method according to the embodiment of the present disclosure further includes: inputting a second clock signal to the reset circuit; and resetting, by the reset circuit, the enable signal based on the second clock signal.
The above embodiments are merely given for illustration of the technical concepts and characteristics of the present disclosure, and are intended to better help persons skilled in the art to understand the content of the present disclosure and practice the technical solutions according to the present disclosure. However, these embodiments are not intended to limit the protection scope of the present disclosure. Any equivalent modifications and polishments made within the protection scope of the appended claims shall be all within the protection scope subject to the appended claims.
It should be understood that persons of ordinary skill in the art may derive improvements or variations according to the above description, and such improvements or variations shall all fall within the protection scope as defined by the claims of the present disclosure.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
20020000961, | |||
20040189572, | |||
20090284451, | |||
20140050294, | |||
20180233089, | |||
20200273396, | |||
CN101577102, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 02 2021 | GUAN, XIMENG | SHENZHEN ROYOLE TECHNOLOGIES CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 055884 | /0305 | |
Apr 09 2021 | SHENZHEN ROYOLE TECHNOLOGIES CO., LTD. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 09 2021 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Jun 07 2025 | 4 years fee payment window open |
Dec 07 2025 | 6 months grace period start (w surcharge) |
Jun 07 2026 | patent expiry (for year 4) |
Jun 07 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 07 2029 | 8 years fee payment window open |
Dec 07 2029 | 6 months grace period start (w surcharge) |
Jun 07 2030 | patent expiry (for year 8) |
Jun 07 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 07 2033 | 12 years fee payment window open |
Dec 07 2033 | 6 months grace period start (w surcharge) |
Jun 07 2034 | patent expiry (for year 12) |
Jun 07 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |