A vertical semiconductor device includes a substrate, a buffer layer over the substrate, and a drift layer over the buffer layer. The substrate has a first doping type and a first doping concentration. The buffer layer has the first doping type and a second doping concentration that is less than the first doping concentration. The drift layer has the first doping type and a third doping concentration that is less than the second doping concentration.
|
1. A vertical semiconductor device comprising:
a substrate having a first doping type and a first doping concentration;
a buffer layer on the substrate, the buffer layer having the first doping type and a second doping concentration that is less than the first doping concentration; and
a drift layer on the buffer layer such that the buffer layer is between the substrate and the drift layer, the drift layer having the first doping type and a third doping concentration that is less than the second doping concentration, wherein the substrate, the buffer layer, and the drift layer comprise silicon carbide,
wherein the buffer layer has a thickness between 5% and 35% a thickness of the drift layer.
12. A vertical semiconductor device comprising:
a substrate having a first doping type and a first doping concentration;
a buffer layer on the substrate, the buffer layer having the first doping type and a second doping concentration that is less than the first doping concentration; and
a drift layer on the buffer layer such that the buffer layer is between the substrate and the drift layer, the drift layer having the first doping type and a third doping concentration that is less than the second doping concentration, wherein the substrate, the buffer layer, and the drift layer comprise silicon carbide;
wherein a doping profile of the buffer layer varies in a linear fashion such that a doping concentration of the buffer layer decreases in proportion to a distance toward the drift layer.
2. The vertical semiconductor device of
3. The vertical semiconductor device of
4. The vertical semiconductor device of
5. The vertical semiconductor device of
6. The vertical semiconductor device of
a pair of junction implants in the drift layer opposite the buffer layer;
a gate oxide layer over a portion of the pair of junction implants;
a gate contact over the gate oxide layer;
a source contact over another portion of the pair of junction implants; and
a drain contact on the substrate opposite the buffer layer.
7. The vertical semiconductor device of
a plurality of JBS implants in the drift layer opposite the buffer layer;
an anode on the drift layer opposite the buffer layer; and
a cathode on the substrate opposite the buffer layer.
8. The vertical semiconductor device of
9. The vertical semiconductor device of
10. The vertical semiconductor device of
11. The vertical semiconductor device of
13. The vertical semiconductor device of
14. The vertical semiconductor device of
a pair of junction implants in the drift layer opposite the buffer layer;
a gate oxide layer over a portion of the pair of junction implants;
a gate contact over the gate oxide layer;
a source contact over another portion of the pair of junction implants; and
a drain contact on the substrate opposite the buffer layer.
15. The vertical semiconductor device of
|
This application is a continuation of U.S. patent application Ser. No. 15/849,922, filed Dec. 21, 2017, now U.S. Pat. No. 10,615,274, the disclosure of which is hereby incorporated herein by reference in its entirety.
The present disclosure relates to vertical semiconductor devices, and in particular to vertical semiconductor devices for power applications with improved ruggedness due to increased radiation tolerance.
Vertical semiconductor devices come in several varieties, each of which may be used for different applications. One notable use of vertical semiconductor devices is for high power applications. In particular, devices such as PiN diodes, Schottky diodes, and vertical metal-oxide semiconductor field-effect transistors (MOSFETs) may be rated for high blocking voltages and thus are often used for these power applications. For purposes of illustration,
The present disclosure relates to vertical semiconductor devices, and in particular to vertical semiconductor devices for power applications with improved ruggedness due to increased radiation tolerance. In one embodiment, a vertical semiconductor device includes a substrate, a buffer layer over the substrate, and a drift layer over the buffer layer. The substrate has a first doping type and a first doping concentration. The buffer layer has the first doping type and a second doping concentration that is less than the first doping concentration. The drift layer has the first doping type and a third doping concentration that is less than the second doping concentration. Providing the substrate, the buffer layer, and the drift layer in this manner increases the radiation tolerance of the vertical semiconductor device and thus increases the ruggedness thereof.
In one embodiment, a method includes the steps of providing a substrate, providing a buffer layer over the substrate, and providing a drift layer over the buffer layer. The substrate has a first doping type and a first doping concentration. The buffer layer has the first doping type and a second doping concentration that is less than the first doping concentration. The drift layer has the first doping type and a third doping concentration that is less than the second doping concentration. Providing the substrate, the buffer layer, and the drift layer in this manner increases the radiation tolerance of the vertical semiconductor device and thus increases the ruggedness thereof.
Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.
The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
In light of the above, there is a need for vertical semiconductors with improved radiation tolerance and thus increased ruggedness. Accordingly,
Notably, the thickness and doping concentrations of the substrate 18, the buffer layer 20, and the drift layer 22 are merely exemplary. In particular, these thicknesses and doping concentrations are shown for a device rated for 1200 Volts. Those skilled in the art will readily appreciate that higher blocking voltages may dictate greater thicknesses for the drift layer 22, and in some embodiments, the buffer layer 20, and/or decreased doping concentrations for the same. However, the relationship between the thicknesses and doping concentrations of these layers will remain relatively unchanged. In one embodiment, a thickness of the buffer layer 20 may be between 5% and 35% the thickness of the drift layer 22. In specific embodiments, a thickness of the buffer layer 20 may be between 5% and 10% the thickness of the drift layer 22, between 10% and 15% the thickness of the drift layer 22, between 15% and 20% the thickness of the drift layer 22, between 20% and 25% the thickness of the drift layer, between 25% and 30% the thickness of the drift layer 22, between 30% and 35% the thickness of the drift layer 22, between 15% and 15% the thickness of the drift layer 22, and between 25% and 35% the thickness of the drift layer 22. Further, the doping concentration of the buffer layer 20 may vary between 20% and 90% the doping concentration of the substrate 18 while remaining greater than the doping concentration of the drift layer 22 by at least 20%. In specific embodiments, the doping concentration of the buffer layer 20 may be between 20% and 30% the doping concentration of the substrate 18, between 30% and 40% the doping concentration of the substrate 18, between 40% and 50% the doping concentration of the substrate 18, between 50% and 60% the doping concentration of the substrate 18, between 60% and 70% the doping concentration of the substrate 18, between 70% and 80% the doping concentration of the substrate 18, and between 80% and 90% the doping concentration of the substrate 18.
In one embodiment, the substrate 18, the buffer layer 20, and the drift layer 22 are silicon carbide (SiC). Accordingly, the buffer layer 20 may be an epitaxial layer that is grown on the substrate 18 before the drift layer 22. The drift layer 22 may then be grown over the buffer layer 20. The buffer layer 20 may be grown in an environment with dopants to provide the desired doping concentrations, or grown and subsequently implanted (e.g., via ion implantation) to the desired doping concentration. In other embodiments, the buffer layer 20 may be an implanted region in the surface of the substrate 18. Since the substrate 18 is more highly doped than the desired doping level for the buffer layer 20, the substrate 18 may be doped with an opposite doping type (e.g., if the substrate 18 is an n-type substrate, it may be doped with a p-dopant) to decrease the net doping concentration thereof. Notably, the principles of the present disclosure apply equally to n-type or p-type substrates, buffer layers, and drift layers. That is, the principles of the present disclosure may be equally applied to n-type and p-type devices.
As discussed above, a number of implants, additional semiconductor layers, and/or metal layers may determine the device type and thus functionality of the vertical semiconductor device 16. In one embodiment, the vertical semiconductor device 16 is a PiN diode as shown in
Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.
Van Brunt, Edward Robert, Lichtenwalner, Daniel Jenner
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4803533, | Sep 30 1986 | Fairchild Semiconductor Corporation | IGT and MOSFET devices having reduced channel width |
5136349, | Aug 30 1989 | Siliconix Incorporated | Closed cell transistor with built-in voltage clamp |
5661314, | May 09 1990 | International Rectifier Corporation | Power transistor device having ultra deep increased concentration |
5665987, | Oct 27 1992 | NGK Insulators, Ltd | Insulated gate static induction thyristor with a split gate type shorted cathode structure |
5783474, | Feb 17 1995 | International Rectifier Corporation | Reduced mask process for manufacture of MOS gated devices using dopant-enhanced-oxidation of semiconductor |
5844259, | Mar 19 1996 | SILICONIX TECHNOLOGY C V | Vertical conduction MOS controlled thyristor with increased IGBT area and current limiting |
5915179, | Jun 09 1995 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor device and method of manufacturing the same |
6031265, | Oct 16 1997 | ALPHA AND OMEGA SEMICONDUCTOR, LTD | Enhancing DMOS device ruggedness by reducing transistor parasitic resistance and by inducing breakdown near gate runners and termination area |
6084268, | Mar 05 1996 | Semiconductor Components Industries, LLC | Power MOSFET device having low on-resistance and method |
6169300, | Mar 11 1997 | SGS-Thomson Microelectronics S.r.l. | Insulated gate bipolar transistor with high dynamic ruggedness |
6184555, | Feb 05 1996 | Infineon Technologies AG | Field effect-controlled semiconductor component |
6198129, | Aug 31 1999 | OKI SEMICONDUCTOR CO , LTD | Vertical type insulated gate transistor |
6573534, | Sep 06 1995 | Denso Corporation | Silicon carbide semiconductor device |
6847091, | Jul 02 1999 | Infineon Technologies AG | Vertical semiconductor component having a reduced electrical surface field |
6977414, | Jun 14 2002 | Kabushiki Kaisha Toshiba | Semiconductor device |
7795691, | Jan 25 2008 | WOLFSPEED, INC | Semiconductor transistor with P type re-grown channel layer |
7989882, | Dec 07 2007 | WOLFSPEED, INC | Transistor with A-face conductive channel and trench protecting well region |
8211770, | Dec 07 2007 | WOLFSPEED, INC | Transistor with A-face conductive channel and trench protecting well region |
8232558, | May 21 2008 | WOLFSPEED, INC | Junction barrier Schottky diodes with current surge capability |
8829533, | Apr 11 2007 | Semiconductor Components Industries, LLC | Silicon carbide semiconductor device |
9472405, | Feb 02 2011 | ROHM CO , LTD | Semiconductor power device and method for producing same |
9530844, | Dec 28 2012 | WOLFSPEED, INC | Transistor structures having reduced electrical field at the gate oxide and methods for making same |
20010020732, | |||
20030020136, | |||
20030073270, | |||
20030235942, | |||
20040119076, | |||
20060102908, | |||
20060226494, | |||
20060267091, | |||
20070278571, | |||
20080042172, | |||
20080157117, | |||
20080296771, | |||
20090134405, | |||
20090302328, | |||
20100100931, | |||
20100140628, | |||
20100200931, | |||
20100295060, | |||
20100301335, | |||
20110006407, | |||
20110049564, | |||
20110057202, | |||
20110101375, | |||
20110306175, | |||
20120049902, | |||
20120292742, | |||
20130092978, | |||
20140183552, | |||
20140183553, | |||
20140284621, | |||
20150014742, | |||
20150263145, | |||
20150311325, | |||
20160056306, | |||
20170053987, | |||
20180108789, | |||
20180190651, | |||
20190198659, | |||
CN102832248, | |||
EP1143526, | |||
EP1429392, | |||
EP1737042, | |||
EP1965432, | |||
EP2068363, | |||
EP2581939, | |||
GB2033658, | |||
GB2243952, | |||
JP10308510, | |||
JP11330091, | |||
JP2004193578, | |||
JP2005191241, | |||
JP2009158788, | |||
JP2011258635, | |||
JP2012235002, | |||
JP2013089700, | |||
JP2014022708, | |||
JP3142972, | |||
JP4239778, | |||
JP60196975, | |||
JP778978, | |||
WO2012105611, | |||
WO2014013821, | |||
WO2020002653, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 26 2020 | WOLFSPEED, INC. | (assignment on the face of the patent) | / | |||
Oct 01 2021 | Cree, Inc | WOLFSPEED, INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 057891 | /0880 | |
Jun 23 2023 | WOLFSPEED, INC | U S BANK TRUST COMPANY, NATIONAL ASSOCIATION | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 064185 | /0755 |
Date | Maintenance Fee Events |
Feb 26 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Aug 16 2025 | 4 years fee payment window open |
Feb 16 2026 | 6 months grace period start (w surcharge) |
Aug 16 2026 | patent expiry (for year 4) |
Aug 16 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 16 2029 | 8 years fee payment window open |
Feb 16 2030 | 6 months grace period start (w surcharge) |
Aug 16 2030 | patent expiry (for year 8) |
Aug 16 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 16 2033 | 12 years fee payment window open |
Feb 16 2034 | 6 months grace period start (w surcharge) |
Aug 16 2034 | patent expiry (for year 12) |
Aug 16 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |