A PLL circuit includes a fractional-N divider generating a feedback signal, a first phase-frequency detector that compares the feedback signal to a reference signal to generate first up/down control signals that control a charge pump to generate a charge pump output current. A noise cancelation circuit includes a synchronization circuit that generates first and second synchronized feedback signals from the PLL circuit output and the feedback signal, where the first and second synchronized feedback signals are offset by an integer number of cycles of the PLL circuit output. A second phase-frequency detector circuit compares the first and second synchronized feedback clock signals to generate second up/down control signals whose pulse widths differ by the integer number of PLL cycles. A current digital to analog converter circuit is controlled in response to the second up/down control signals to apply noise canceling sourcing and sinking currents to the charge pump output current.
|
21. A method for noise cancelation circuit in a phase lock loop (PLL) circuit that includes a fractional-N divider receiving a voltage controlled clock signal of the PLL circuit and generating a feedback clock signal of the PLL circuit, comprising:
synchronizing the feedback clock signal to the voltage controlled clock signal to generate a first synchronized feedback clock signal and a second synchronized feedback clock signal delayed from the first synchronized feedback clock signal by an integer number of cycles of the voltage controlled clock signal;
phase comparing the first and second synchronized feedback clock signal to generate an up control signal and a down control signal, wherein a pulse width of the up control signal differs from a pulse width of the down control signal by said integer number of cycles; and
applying a noise canceling sourcing current to the PLL circuit in response to the up control signal; and
applying a noise canceling sinking current to the PLL circuit in response to the down control signal.
18. A method for noise cancelation circuit in a phase lock loop (PLL) circuit that includes a fractional-N divider receiving a voltage controlled clock signal of the PLL circuit and generating a feedback clock signal of the PLL circuit, comprising:
generating from the voltage controlled clock signal of the PLL circuit and the feedback clock signal a first synchronized feedback clock signal and a second synchronized feedback clock signal that is delayed from the first synchronized feedback clock signal by an integer number of cycles of the voltage controlled clock signal;
processing the first and second synchronized feedback clock signals to generate a first up control signal and a first down control signal, wherein a pulse width of the first up control signal differs from a pulse width of the first down control signal by said integer number of cycles;
generating a digital code signal indicative of a magnitude of a noise canceling correction;
applying a noise canceling sourcing current to the PLL circuit, wherein a magnitude of said noise canceling sourcing current is dependent on the digital code signal and an up digital control signal derived from the first up control signal and the first down control signal; and
applying a noise canceling sinking current to the PLL circuit, wherein a magnitude of said noise canceling sinking current is dependent on the digital code signal and a down digital control signal derived from the first up control signal and the first down control signal.
8. A noise cancelation circuit for a phase lock loop (PLL) circuit, wherein the PLL circuit includes a fractional-N divider generating a feedback clock signal, a first phase frequency detector configured to compare the feedback clock signal to a reference clock signal and generate a first up control signal and a first down control signal, and a charge pump circuit controlled by the first up control signal and the first down control signal to generate a charge pump output current, the noise cancelation circuit comprising:
a synchronization circuit that receives a voltage controlled clock signal of the PLL circuit and the feedback clock signal and is configured to generate a first synchronized feedback clock signal and a second synchronized feedback clock signal, wherein the second synchronized feedback clock signal is delayed by an integer number of cycles of the voltage controlled clock signal;
a second phase-frequency detector circuit that receives the first synchronized feedback clock signal and the second synchronized feedback clock signal and is configured to generate a second up control signal and a second down control signal, wherein a pulse width of the second up control signal differs from a pulse width of the second down control signal by said integer number of cycles; and
a current digital to analog converter circuit controlled in response to the second up control signal to apply a noise canceling sourcing current to the charge pump output current and controlled in response to the second down control signal to apply a noise canceling sinking current to the charge pump output current.
1. A noise cancelation circuit for a phase lock loop (PLL) circuit including a fractional-N divider generating a feedback clock signal, comprising:
a synchronization circuit that receives a voltage controlled clock signal of the PLL circuit and the feedback clock signal and is configured to generate a first synchronized feedback clock signal and a second synchronized feedback clock signal, wherein the second synchronized feedback clock signal is delayed by an integer number of cycles of the voltage controlled clock signal;
a first phase-frequency detector circuit that receives the first synchronized feedback clock signal and the second synchronized feedback clock signal and is configured to generate a first up control signal and a first down control signal, wherein a pulse width of the first up control signal differs from a pulse width of the first down control signal by said integer number of cycles;
a logic circuit that is configured to generate an up digital control signal and a down digital control signal in response to the first up control signal, the first down control signal and a digital code signal indicative of a magnitude of a noise canceling correction; and
a current digital to analog converter circuit that receives the up digital control signal and the down digital control signal and comprises:
a current sourcing circuit operating in response to the up digital control signal to provide a noise canceling sourcing current to the PLL circuit; and
a current sinking circuit operating in response to the down digital control signal to provide a noise canceling sinking current to the PLL circuit.
2. The noise cancelation circuit of
3. The noise cancelation circuit of
4. The noise cancelation circuit of
5. The noise cancelation circuit of
6. The noise cancelation circuit of
7. The noise cancelation circuit of
9. The noise cancelation circuit of
10. The noise cancelation circuit of
11. The noise cancelation circuit of
12. The noise cancelation circuit of
13. The noise cancelation circuit of
14. The noise cancelation circuit of
15. The noise cancelation circuit of
16. The noise cancelation circuit of
17. The noise cancelation circuit of
19. The method of
wherein applying the noise canceling sourcing current to the PLL circuit comprises applying the noise canceling sourcing current to a charge pump output current; and
wherein applying the noise canceling sinking current to the PLL circuit comprises applying the noise canceling sinking current to the charge pump output current.
20. The method of
22. The method of
wherein applying the noise canceling sourcing current to the PLL circuit comprises applying the noise canceling sourcing current to a charge pump output current; and
wherein applying the noise canceling sinking current to the PLL circuit comprises applying the noise canceling sinking current to the charge pump output current.
23. The method of
24. The method of
|
This application claims priority from U.S. Provisional Application for Patent No. 63/120,852, filed Dec. 3, 2020, the disclosure of which is incorporated by reference.
The present invention generally relates to a fractional-N phase lock loop (PLL) circuit and, in particular, to the cancelation of noise in the operation of the fractional-N PLL circuit.
Reference is made to
With reference once again to
A loop filter (LF) circuit 22 filters the output current Icp(t) from the charge pump circuit 20 to generate a control voltage Vctrl(t). In an embodiment, the LF circuit 22 is implemented as an analog integration circuit, and so the control voltage Vctrl(t) is generated by integrating the sourcing and sinking currents. Thus, the control voltage Vctrl(t) will incrementally increase in response to each momentary increase in the output current Icp(t) and incrementally decrease in response to each momentary decrease in the output current Icp(t).
A voltage controlled oscillator (VCO) circuit 30 generates an oscillating output signal Vout(t) having a frequency that is controlled by the level of the control voltage Vctrl(t). An increase in the control voltage Vctrl(t) level due to a momentary increase in the output current Icp(t) causes a corresponding increase in the frequency of the oscillating output signal Vout(t). Conversely, a decrease in the control voltage Vctrl(t) level due to a momentary decrease in the output current Icp(t) causes a corresponding decrease in the frequency of the oscillating output signal Vout(t).
A programmable divider circuit 34 frequency divides the oscillating output signal Vout(t) to generate the feedback clock signal CLKfb(t). The programmable divider circuit 34 implements a fractional division ratio between the frequency of the oscillating output signal Vout(t) and the frequency of the feedback clock signal CLKfb(t). That fractional division ratio is equal to N+y[n], where y[n] is an integer that is represented by one or more bits. The programmable divider circuit 34 operates to divide the oscillating output signal Vout(t) by N+y[n] in each period of time. For example, in the case where y[n] is a single bit, the programmable divider circuit 34 operates to divide the oscillating output signal Vout(t) by N+1 (for each logic 1 integer value for the single bit) and divide the oscillating output signal Vout(t) by N (for each logic 0 integer value for the single bit).
The integer values for y[n] for the digital signal 38 may, for example, be generated by a fractional Delta-Sigma modulator (DSM) circuit 44. The fractional Delta-Sigma modulator (DSM) circuit 44 receives the feedback clock signal CLKfb(t) and a control signal a specifying a fractional value between 0 and 1. In response to this input, the DSM circuit 44 generates the integers for y[n] and controls the lengths of each period of time in the sequence. The programmable divider circuit 34 responds to the integers by performing the division by N+y[n] in each period of time. In this case, the avg(y[n])=α, where “avg” is the average function. As a result, the frequency fPLL of the oscillating output signal Vout(t) on average will equal (N+α)*fCLK, where fCLK is the frequency of the reference clock signal CLKref(t).
A concern with the PLL circuit 10 of
There is accordingly a need in the art for improved noise cancelation techniques.
A phase lock loop (PLL) circuit includes a fractional-N divider generating a feedback clock signal. A noise cancelation circuit for the PLL circuit comprises: a synchronization circuit that receives a voltage controlled clock signal of the PLL circuit and the feedback clock signal and is configured to generate a first synchronized feedback clock signal and a second synchronized feedback clock signal, wherein the second synchronized feedback clock signal is delayed by an integer number of cycles of the voltage controlled clock signal; a first phase-frequency detector circuit that receives the first synchronized feedback clock signal and the second synchronized feedback clock signal and is configured to generate a first up control signal and a first down control signal, wherein a pulse width of the first up control signal differs from a pulse width of the first down control signal by said integer number of cycles; a logic circuit that is configured to generate an up digital control signal and a down digital control signal in response to the first up control signal, the first down control signal and a digital code signal indicative of a magnitude of a noise canceling correction; and a current digital to analog converter circuit that receives the up digital control signal and the down digital control signal and comprises: a current sourcing circuit operating in response to the up digital control signal to provide a noise canceling sourcing current to the PLL circuit; and a current sinking circuit operating in response to the down digital control signal to provide a noise canceling sinking current to the PLL circuit.
A phase lock loop (PLL) circuit includes a fractional-N divider generating a feedback clock signal, a first phase frequency detector configured to compare the feedback clock signal to a reference clock signal and generate a first up control signal and a first down control signal, and a charge pump circuit controlled by the first up control signal and the first down control signal to generate a charge pump output current. A noise cancelation circuit for the PLL circuit comprises: a synchronization circuit that receives a voltage controlled clock signal of the PLL circuit and the feedback clock signal and is configured to generate a first synchronized feedback clock signal and a second synchronized feedback clock signal, wherein the second synchronized feedback clock signal is delayed by an integer number of cycles of the voltage controlled clock signal; a second phase-frequency detector circuit that receives the first synchronized feedback clock signal and the second synchronized feedback clock signal and is configured to generate a second up control signal and a second down control signal, wherein a pulse width of the second up control signal differs from a pulse width of the second down control signal by said integer number of cycles; and a current digital to analog converter circuit controlled in response to the second up control signal to apply a noise canceling sourcing current to the charge pump output current and controlled in response to the second down control signal to apply a noise canceling sinking current to the charge pump output current.
In an embodiment, a method is presented for noise cancelation circuit in a phase lock loop (PLL) circuit that includes a fractional-N divider receiving a voltage controlled clock signal of the PLL circuit and generating a feedback clock signal of the PLL circuit. The method comprises: generating from the voltage controlled clock signal of the PLL circuit and the feedback clock signal a first synchronized feedback clock signal and a second synchronized feedback clock signal that is delayed from the first synchronized feedback clock signal by an integer number of cycles of the voltage controlled clock signal; processing the first and second synchronized feedback clock signals to generate a first up control signal and a first down control signal, wherein a pulse width of the first up control signal differs from a pulse width of the first down control signal by said integer number of cycles; generating a digital code signal indicative of a magnitude of a noise canceling correction; applying a noise canceling sourcing current to the PLL circuit, wherein a magnitude of said noise canceling sourcing current is dependent on the digital code signal and an up digital control signal derived from the first up control signal and the first down control signal; and applying a noise canceling sinking current to the PLL circuit, wherein a magnitude of said noise canceling sinking current is dependent on the digital code signal and a down digital control signal derived from the first up control signal and the first down control signal.
In an embodiment, the method comprises: synchronizing the feedback clock signal to the voltage controlled clock signal to generate a first synchronized feedback clock signal and a second synchronized feedback clock signal delayed from the first synchronized feedback clock signal by an integer number of cycles of the voltage controlled clock signal; phase comparing the first and second synchronized feedback clock signal to generate an up control signal and a down control signal, wherein a pulse width of the up control signal differs from a pulse width of the down control signal by said integer number of cycles; and applying a noise canceling sourcing current to the PLL circuit in response to the up control signal; and applying a noise canceling sinking current to the PLL circuit in response to the down control signal.
For a better understanding of the embodiments, reference will now be made by way of example only to the accompanying figures in which:
The charge noise in the output current Icp(t) generated by the charge pump circuit 20 due to the quantization noise produced by the DSM circuit 44 is given by:
Q[n]=Icp*TvcoΣ0n-1(y[k]−α)
where: Icp is the charge pump current; and Tvco is the period of the oscillating output signal Vout(t). The reason that Q[n] is dependent on the period of the oscillating output signal Vout(t) (or some function thereof) is because the divider 34 will, based on the value of y[n], add or subtract that many clock cycles of the input from its output (i.e., the feedback clock signal CLKfb(t)).
To cancel this noise, the D/A converter circuit generates the noise cancelation current Ican(t). The idea here is to cancel the noise in the shortest possible period of time. Since the smallest and most accurate time available in the PLL system corresponds to Tvco, this period is used to generate the ON time for noise cancelation. Because of time lag concerns, direct use of Tvco may not be possible, and thus integer multiples of Tvco are instead used for the noise cancelation current Ican(t). As a result, the DC and transient switching behavior of the D/A converter circuit must be closely matched to the DC and transient switching behavior of the CP circuit 20. This is difficult because there exist a number of sources of mismatch that contribute to differences in transient behavior: the SDM quantization noise passes through both the PFD circuit and the CP circuit, while the cancelation charge passes through only the D/A converter circuit; the current source and sink paths of the CP circuit are turned ON for different widths in response to a phase error, and the turning on of both the current source path and the current sink path effectively cancels the charge injection for VCO control due to switching; and the noise cancelation current Ican(t) from the D/A converter circuit is typically applied to only one of the source and sink current paths. Due to these mismatches, the overall effect of the noise cancelation is limited, and there can result in an increase in PLL clock jitter.
To reduce the impact of switching in the D/A converter circuit, the ON time for the application of the cancelation current Ican(t) can be increased. It is also helpful to implement path matching through logic circuitry in order to ensure that the D/A converter circuit turns on for exactly the desired fixed duration of time when applying the cancelation current Ican(t) that cancels the quantization noise. Because this cancelation technique involves a cancelation of charge, in order to maintain the same resolution in the D/A converter circuit, there is a requirement to decrease the current associated with the least significant bit (LSB) in the event that there is an increase in the current ON time. This acts as a constraint on the design of the D/A converter circuit for low current support. Furthermore, in order to address and reduce jitter, the cancelation current Ican(t) for providing noise cancelation should be injected in the same duration as the fractional (quantization) noise is injected through the CP circuit 20 into the LF circuit. Increasing the current ON time, however, will increase the amount of time for the injection which in turn increases the jitter. Delay matching in the quantization noise cancelation circuit 54 is also a challenge since it is not robust across process, voltage and temperature (PVT) variation.
Reference is now made to
The quantization noise cancelation circuit 112 includes a synchronization (SYNC) circuit 120 having a first input that receives the feedback clock signal CLKfb(t) and a second input that receives the oscillating output signal Vout(t), or some derivative thereof, from the VCO circuit 30. The SYNC circuit 120 generates a synchronized feedback signal (CLKfb_sync) 122 which is equal to the feedback clock signal CLKfb(t) having edges synchronized to like edges of the oscillating output signal Vout(t). The SYNC circuit 120 further generates a delayed synchronized feedback signal (CLKfb_sync_dly) 124 which is equal to the synchronized feedback signal CLKfb_sync delayed by a desired number of clock cycles of the oscillating output signal Vout(t). In this specific example shown, the delay is one clock cycle.
It will be noted that the circuit of
With reference once again to
With reference now also to
Due to the configuration of the sync circuit 120, the synchronized feedback signal (CLKfb_sync) 122 and the delayed synchronized feedback signal (CLKfb_sync_dly) 124 will always have a phase relationship where the edge of the synchronized feedback signal (CLKfb_sync) 122 leads the like edge of the delayed synchronized feedback signal (CLKfb_sync_dly) 124; more specifically, leads by one period Tvco of the oscillating output signal Vout(t) (or an integer multiple set by the number of FF circuits 128 as noted above). Because of this, the up signal Urep(t) is pulsed for a first duration of time and the down signal Drep(t) is pulsed for a second duration of time (less than the first duration). The smaller pulse width for the down signal Drep(t) is controlled by the time delay (td) for operation of the AND gate 138 to cause the first and second FF circuits 134 and 136 to reset. The longer pulse width for the up signal Urep(t) is controlled as a function of the sum of the minimum pulse width (td) plus the difference in time (i.e., the phase difference—pdo) between the like edges of the synchronized feedback signal (CLKfb_sync) 122 and the delayed synchronized feedback signal (CLKfb_sync_dly) 124. This phase difference (pdo) is dependent on the delay imposed by the (one or more second flip flops 128 of the) sync circuit 120 which is equal to one (or more) clock cycle(s) (cc) (i.e., one or more periods Tvco) of the oscillating output signal Vout(t).
Referring once again to
The quantization noise cancelation circuit 112 includes a current digital-to-analog (D/A) converter circuit 150 configured to generate a noise cancelation current Ican(t) that is applied to cancel the quantization noise present in the output current Icp(t) of the CP circuit 20. The current D/A converter circuit 150 includes a current source (path) circuit 150a that operates in response to an N-bit signal (UP_DAC<N−1:0>) 142 to provide a controllable magnitude sourcing current contribution to the noise cancelation current Ican(t). The current source (path) circuit 150a may, for example, be implemented by N individual current sources that are actuated by corresponding bits of the N-bit signal (UP_DAC<N−1:0>) 142. Each current source in the current source (path) circuit 150a may generate a same magnitude current in response to assertion of the bit. The current D/A converter circuit 150 further includes a current sink (path) circuit 150b that operates in response to an N-bit signal (DN_DAC<N−1:0>) 144 to provide a controllable magnitude sinking current contribution to the noise cancelation current Ican(t). The current sink (path) circuit 150b may, for example, be implemented by N individual current sinks that are actuated by corresponding bits of the N-bit signal (DN_DAC<N−1:0>) 142. Each current sink in the current sink (path) circuit 150b may generate a same magnitude current in response to assertion of the bit.
The quantization noise cancelation circuit 112 further includes a logic circuit 140 configured to generate the N-bit signal (UP_DAC<N−1:0>) 142 that is input to the current digital-to-analog (D/A) converter circuit 150 for controlling operation of the (individual current sources of the) current source (path) circuit 150a. The logic circuit 140 is further configured to generate the N-bit signal (DN_DAC<N−1:0>) 144 that is input to the current digital-to-analog (D/A) converter circuit 150 for controlling operation of the (individual current sinks of the) current sink (path) circuit 150b. The N-bit signal (UP_DAC<N−1:0>) 142 and N-bit signal (DN_DAC<N−1:0>) 144 are generated in response to the up signal Urep(t) and down signal Drep(t) output by the replica PFD circuit 130, and the digital code signal Dig[n] with sign bit (Sign) output by the DSM circuit 44. In this context, in response to Σ0n-1(y[k]−α) the digital code signal Dig[n] provides information on magnitude of the noise cancelation current and the sign bit provides information on polarity (i.e., perform a sourcing of current or perform a sinking of current).
Reference is now made to
A third logical AND gate 166 has a first input that receives the i-th bit of the DAC_CONT<i> signal and a second input that receives the logically inverted Sign bit. A fourth logical AND gate 168 has a first input that receives the up signal Urep(t) output by the replica PFD circuit 130 and a second input that receives the Sign bit. The signals output by the AND gates 166 and 168 are processed by a logical OR gate 170 to generate the i-th bit of the UP_DAC signal 142. This logic provided by gates 166, 168 and 170 generates the UP_DAC<i> signal 142 to have a pulse equal to the pulse of the up signal Urep(t) when the i-th bit of the digital code signal Dig<i> is logic low (i.e., deasserted) (see,
A fifth logical AND gate 172 has a first input that receives the i-th bit of the DAC_CONT<i> signal and a second input that receives the Sign bit. A sixth logical AND gate 174 has a first input that receives the up signal Urep(t) output by the replica PFD circuit 130 and a second input that receives the logically inverted Sign bit. The signals output by the AND gates 172 and 174 are processed by a logical OR gate 176 to generate the i-th bit of the DN_DAC signal 144. This logic provided by gates 172, 174 and 176 generates the DN_DAC<i> signal 144 to have a pulse equal to the pulse of the up signal Urep(t) when the i-th bit of the digital code signal Dig<i> is logic low (i.e., deasserted) (see,
Reference is now made to
The noise to be canceled through the D/A converter circuit 150 comes in the form of the difference in pulse widths for the up signal U(t) and down signal D(t) due to the phase difference between the up signal U(t) and the down signal D(t). In this case a), due to the alignment of the reference clock signal CLKref(t) and the feedback clock signal CLKfb(t), the up signal U(t) and down signal D(t) will have identical widths (reference 200). The digital code signal Dig[n] generated by the DSM circuit 44 in this case will have no asserted bits, referred to in
Reference is now made to
The noise to be canceled through the D/A converter circuit 150 comes in the form of the difference in pulse widths for the up signal U(t) and down signal D(t) due to the phase difference between the up signal U(t) and the down signal D(t). In this case b), where the edge of the reference clock signal CLKref(t) leads the like edge of the feedback clock signal CLKfb(t), the up signal U(t) has a longer width than the down signal D(t). The compensation operation in this case is to actuate more sinking current i(150b) than sourcing current i(150a) and thus compensate for the shorter actuation of the sinking current i(20b). The digital code signal Dig[n] generated by the DSM circuit 44 will have some number of asserted bits (the number being from 1 to N) and a sign bit indicating the compensation is a current sinking operation (i.e., the sign bit is logic 0). In this regard, it will be noted that the DSM circuit 44 outputs the digital code signal Dig[n]proportional to Σ0n-1(y[k]−α), and when this is non-zero then the code is also non-zero and at least some of the bits of the code (proportional to the non-zero value) are asserted, and the Sign bit is set corresponding to the sign of the non-zero value. The number of asserted bits in the digital code signal Dig[n] is thus dependent on the magnitude of the phase difference between the up signal U(t) and the down signal D(t). The current D/A converter circuit 150 is controlled through the logic circuit 140. For the bits of the digital code signal Dig[n] that are not asserted, referred to in
Reference is now made to
The noise to be canceled through the D/A converter circuit 150 comes in the form of the difference in pulse widths for the up signal U(t) and down signal D(t) due to the phase difference between the up signal U(t) and the down signal D(t). In this case c), where the edge of the feedback clock signal CLKfb(t) leads the like edge of the reference clock signal CLKref(t), the down signal D(t) has a longer width than the up signal U(t). The compensation operation in this case is to actuate more sourcing current i(150a) than sinking current i(150b) and thus compensate for the shorter actuation of the sourcing current i(20a). The digital code signal Dig[n] generated by the DSM circuit 44 will have some number of asserted bits (the number being from 1 to N) and a sign bit indicating the compensation is a current sourcing operation (i.e., the sign bit is logic 1). In this regard, it will be noted that the DSM circuit 44 outputs the digital code signal Dig[n]proportional to Σ0n-1(y[k]−α), and when this is non-zero then the code is also non-zero and at least some of the bits of the code (proportional to the non-zero value) are asserted, and the Sign bit is set corresponding to the sign of the non-zero value. The number of asserted bits in the digital code signal Dig[n] is thus dependent on the magnitude of the phase difference between the up signal U(t) and the down signal D(t). The current D/A converter circuit 150 is controlled through the logic circuit 140. For the bits of the digital code signal Dig[n] that are not asserted, referred to in
While the invention has been illustrated and described in detail in the drawings and foregoing description, such illustration and description are considered illustrative or exemplary and not restrictive; the invention is not limited to the disclosed embodiments. Other variations to the disclosed embodiments can be understood and effected by those skilled in the art in practicing the claimed invention, from a study of the drawings, the disclosure, and the appended claims.
Gupta, Ankit, Mukherjee, Sagnik
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
11095295, | Jun 26 2018 | Skyworks Solutions, Inc | Spur cancellation for spur measurement |
3976945, | Sep 05 1975 | Hewlett-Packard Company | Frequency synthesizer |
9793904, | Mar 24 2017 | Micro Lambda Wireless, Inc.; MICRO LAMBDA WIRELESS, INC | System and method of noise correcting PLL frequency synthesizers |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 21 2021 | STMicroelectronics International N.V. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 21 2021 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Aug 16 2025 | 4 years fee payment window open |
Feb 16 2026 | 6 months grace period start (w surcharge) |
Aug 16 2026 | patent expiry (for year 4) |
Aug 16 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 16 2029 | 8 years fee payment window open |
Feb 16 2030 | 6 months grace period start (w surcharge) |
Aug 16 2030 | patent expiry (for year 8) |
Aug 16 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 16 2033 | 12 years fee payment window open |
Feb 16 2034 | 6 months grace period start (w surcharge) |
Aug 16 2034 | patent expiry (for year 12) |
Aug 16 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |