A semiconductor device including a well region in a substrate, an impurity region in the well region, a first active fin on the impurity region, a second active fin on the well region, and a connection pattern penetrating the second active fin and connected to the well region may be provided. The substrate and the impurity region include impurities having a first conductivity type. The well region includes impurities having a second conductivity type different from the first conductivity type. The first active fin includes a plurality of first semiconductor patterns that are spaced apart from each other in a direction perpendicular to a top surface of the substrate. The first semiconductor patterns and the impurity region include impurities having the first conductivity type.
|
1. A semiconductor device, comprising:
a well region in a substrate;
an impurity region in the well region;
a first active fin on the impurity region;
a second active fin on the well region;
a connection pattern penetrating the second active fin and connected to the well region;
a first contact plug on the connection pattern and between a plurality of gate structures, the first contact plug including an upper part and a lower part, the upper part protruding above the second active fin, the lower part protruding below the second active fin; and
the plurality of gate structures running across the second active fin, each of the gate structures including,
a gate electrode running across the second active fin, and
a plurality of gate spacers on lateral surfaces of the gate electrode,
wherein lateral surfaces of a portion of the upper part of the first contact plug are in direct contact with corresponding ones of the plurality of gate spacers, respectively, and lateral surfaces of the lower part of the first contact plug are in direct contact with the second active fin,
the substrate and the impurity region include impurities having a first conductivity type,
the well region includes impurities having a second conductivity type different from the first conductivity type,
the first active fin includes a plurality of first semiconductor patterns and a plurality of first sacrificial patterns that are alternately stacked in a direction perpendicular to a top surface of the substrate, and
the plurality of first semiconductor patterns and the plurality of first sacrificial patterns include impurities having the first conductivity type.
20. A semiconductor device, comprising:
a well region in a substrate;
an impurity region in the well region;
a first active fin on the impurity region, the first active fin including a plurality of first semiconductor patterns and a plurality of first sacrificial patterns that are alternately stacked in a first direction perpendicular to a top surface of the substrate;
a second active fin on the well region and including a plurality of second semiconductor patterns and a plurality of second sacrificial patterns, the plurality of second semiconductor patterns and the plurality of second sacrificial patterns being alternately stacked in the first direction;
a connection pattern penetrating the second active fin and connected to the well region;
a plurality of first contact plugs on the first active fin;
a second contact plug on the connection pattern, the second contact plug including an upper part and a lower part, the upper part protruding above the second active fin, the lower part protruding below the second active fin; and
an interlayer dielectric layer covering the first active fin and surrounding the plurality of first contact plugs, wherein
lateral surfaces of the lower part of the second contact plug and lateral surfaces of the connection pattern are in direct contact with the plurality of second semiconductor patterns and the plurality of second sacrificial patterns,
the substrate, the impurity region, the plurality of first semiconductor patterns, and the plurality of first sacrificial patterns include impurities having a first conductivity type,
the well region includes impurities having a second conductivity type different from the first conductivity type, and
the interlayer dielectric layer extends between the plurality of first contact plugs and contacts the first active fin.
13. A semiconductor device, comprising:
a well region in a substrate;
an impurity region in the well region;
a first active fin on the impurity region and including a plurality of first semiconductor patterns and a plurality of first sacrificial patterns, the plurality of first semiconductor patterns and the plurality of first sacrificial patterns being alternately stacked in a first direction perpendicular to a top surface of the substrate;
a second active fin on the well region and including a plurality of second semiconductor patterns and a plurality of second sacrificial patterns, the plurality of second semiconductor patterns and the plurality of second sacrificial patterns being alternately stacked the first direction;
a third active fin on the substrate and including a plurality of third semiconductor patterns, the plurality of third semiconductor patterns being spaced apart from each other in the first direction;
a first connection pattern penetrating the second active fin and connected to the well region;
a first contact plug on the first connection pattern, the first contact plug including an upper part and a lower part, the upper part protruding above the second active fin, the lower part protruding below the second active fin; and
a second connection pattern penetrating the third active fin and connected to the substrate, wherein
lateral surfaces of the lower part of the first contact plug and lateral surfaces of the first connection pattern are in direct contact with the plurality of second semiconductor patters and the plurality of second sacrificial patters,
the substrate, the impurity region, the plurality of first semiconductor patterns, and the plurality of first sacrificial patterns include impurities having a first conductivity type, and
the well region includes impurities having a second conductivity type different from the first conductivity type.
2. The semiconductor device of
3. The semiconductor device of
the second active fin includes a plurality of second semiconductor patterns that are spaced apart from each other in the direction perpendicular to the top surface of the substrate, and
the connection pattern penetrates the plurality of second semiconductor patterns and is connected to the well region.
4. The semiconductor device of
a plurality of second contact plugs connected to the first active fin; and an interlayer dielectric layer between the plurality of second contact plugs.
5. The semiconductor device of
lateral surfaces of the plurality of second contact plugs are in contact with the interlayer dielectric layer.
6. The semiconductor device of
each of the plurality of first sacrificial patterns is between a corresponding pair of the plurality of first semiconductor patterns or between a lowermost one of the plurality of first semiconductor patterns and the impurity region.
7. The semiconductor device of
the second active fin includes a plurality of second sacrificial patterns, each of the plurality of second sacrificial patterns being between a corresponding pair of the plurality of second semiconductor patterns or between a lowermost one of the plurality of second semiconductor patterns and the well region, and
the connection pattern penetrates the plurality of second sacrificial patterns and is connected to the well region.
8. The semiconductor device of
the plurality of first semiconductor patterns include a first material same as that of the plurality of second semiconductor patterns,
the plurality of first sacrificial patterns include a second material same as that of the plurality of second sacrificial patterns, and
the first material is different from the second material.
9. The semiconductor device of
a gate structure
that extends between the plurality of second semiconductor patterns.
10. The semiconductor device of
a plurality of second contact plugs connected to the first active fin; and
an interlayer dielectric layer covering the first active fin and surrounding the plurality second contact plugs,
wherein the interlayer dielectric layer extends between the plurality of second contact plugs and contacts the first active fin.
11. The semiconductor device of
wherein
the first contact plug is between the plurality of gate structures, and
the interlayer dielectric layer surrounds the first contact plug and the plurality of gate structures.
12. The semiconductor device of
each of the plurality of first sacrificial patterns is between a corresponding pair of the plurality of first semiconductor patterns or between a lowermost one of the plurality of first semiconductor patterns and the impurity region, and
the plurality of first sacrificial patterns include a material different from that of the plurality of first semiconductor patterns.
14. The semiconductor device of
the first connection pattern includes impurities having the second conductivity type, and
the second connection pattern includes impurities having the first conductivity type.
15. The semiconductor device of
each of the plurality of first sacrificial patterns is between a corresponding pair of the plurality of first semiconductor patterns or between a lowermost one of the plurality of first semiconductor patterns and the impurity region, and
the plurality of first sacrificial patterns include a material different from that of the plurality of first semiconductor patterns.
16. The semiconductor device of
a plurality of second contact plugs connected to the first active fin; and
an interlayer dielectric layer covering the first active fin and surrounding the plurality of second contact plugs,
wherein the interlayer dielectric layer extends between the plurality of second contact plugs and contacts the first active fin.
17. The semiconductor device of
a plurality of first gate structures on the second active fin,
wherein the upper part of the first contact plug is between the plurality of first gate structures.
18. The semiconductor device of
a third contact plug connected to the second connection pattern; and
a plurality of second gate structures on the third active fin,
wherein the third contact plug is between the plurality of second gate structures.
19. The semiconductor device of
each of the plurality of second gate structures includes,
a second gate electrode, and
a plurality of second gate spacers on opposite lateral surfaces of the second gate electrode, and
the third contact plug is in contact with corresponding ones of the plurality of second gate spacers of the plurality of second gate structures.
|
This U.S. nonprovisional application claims priority under 35 U.S.C § 119 to Korean Patent Application No. 10-2019-0116040 filed on Sep. 20, 2019, in the Korean Intellectual Property Office, the disclosures of which are hereby incorporated by reference in their entirety.
Inventive concepts relate to semiconductor devices, and more particularly, to semiconductor devices including a vertical bipolar junction transistor.
A semiconductor device includes an integrated circuit consisting of metal oxide semiconductor field effect transistors (MOSFETs). As size and design rule of the semiconductor device are gradually decreased, sizes of the MOSFETs are also increasingly scaled down. The scale down of MOSFETs may deteriorate operating characteristics of the semiconductor device. Accordingly, research has been variously developed to manufacture the semiconductor device having excellent performances while overcoming limitations due to integration of the semiconductor device. For example, multi-bridge channel field effect transistors that use three-dimensional channels have been used to achieve high integration of semiconductor devices, and furthermore, bipolar junction transistors have been suggested which are compatible with the multi-bridge channel field effect transistors.
Some example embodiments of inventive concepts provide semiconductor devices including a vertical bipolar junction transistor with improved electrical characteristics.
Some example embodiments of inventive concepts provide semiconductor devices including a vertical bipolar junction transistor whose structure is easily compatible with those of multi-bridge channel field effect transistors.
According to some example embodiments of inventive concepts, a semiconductor device may include a well region in a substrate, an impurity region in the well region, a first active fin on the impurity region, a second active fin on the well region, and a connection pattern penetrating the second active fin and connected to the well region. The substrate and the impurity region may include impurities having a first conductivity type. The well region may include impurities having a second conductivity type different from the first conductivity type. The first active fin may include a plurality of first semiconductor patterns that are spaced apart from each other in a direction perpendicular to a top surface of the substrate. The first semiconductor patterns and the impurity region may include impurities having the first conductivity type.
According to some example embodiments of inventive concepts, a semiconductor device may include a well region in a substrate, an impurity region in the well region, a first active fin on the impurity region and including a plurality of first semiconductor patterns, the first semiconductor patterns being spaced apart from each other in a first direction perpendicular to a top surface of the substrate, a second active fin on the well region and including a plurality of second semiconductor patterns, the second semiconductor patterns being spaced apart from each other in the first direction, a third active fin on the substrate and including a plurality of third semiconductor patterns, the third semiconductor patterns being spaced apart from each other in the first direction, a first connection pattern penetrating the second active fin and connected to the well region, and a second connection pattern penetrating the third active fin and connected to the substrate. The substrate, the impurity region, and the first semiconductor patterns may include impurities having a first conductivity type. The well region may include impurities having a second conductivity type different from the first conductivity type.
According to some example embodiments of inventive concepts, a semiconductor device may include a well region in a substrate, an impurity region in the well region, a first active fin on the impurity region, the first active fin including a plurality of first semiconductor patterns and a plurality of first sacrificial patterns that are alternately stacked in a first direction perpendicular to a top surface of the substrate, a plurality of first contact plugs on the first active fin, and an interlayer dielectric layer covering the first active fin and surrounding the first contact plugs. The substrate, the impurity region, the first semiconductor patterns, and the first sacrificial patterns may include impurities having a first conductivity type. The well region may include impurities having a second conductivity type different from the first conductivity type. The interlayer dielectric layer may extend between the first contact plugs and may contact the first active fin.
Some example embodiments of inventive concepts will be described below in detail in conjunction with the accompanying drawings to aid in clearly understanding the present inventive concepts.
When the terms “about” or “substantially” are used in this specification in connection with a numerical value, it is intended that the associated numerical value includes a manufacturing tolerance (e.g., ±10%) around the stated numerical value. Moreover, when the words “generally” and “substantially” are used in connection with geometric shapes, it is intended that precision of the geometric shape is not required but that latitude for the shape is within the scope of the disclosure. Further, regardless of whether numerical values or shapes are modified as “about” or “substantially,” it will be understood that these values and shapes should be construed as including a manufacturing or operational tolerance (e.g., ±10%) around the stated numerical values or shapes.
Referring to
Device isolation patterns ST may be disposed in the substrate 100. The substrate 100 may include active patterns 102 defined by the device isolation patterns ST. The active patterns 102 may protrude from the substrate 100 or may include a protruded portion of the substrate 100 along a first direction D1 perpendicular to a top surface 100U of the substrate 100. Each of the device isolation patterns ST may be interposed between corresponding ones of the active patterns 102. The device isolation patterns ST may include oxide, nitride, and/or oxynitride.
The active patterns 102 may include a first active pattern 102a, a second active pattern 102b, and a third active pattern 102c that are spaced apart from each other in a second direction D2 parallel to the top surface 100U of the substrate 100. The first active pattern 102a may include the impurity region 106, and the second active pattern 102b may include the well region 104. The third active pattern 102c may be a portion of the substrate 100. One of the device isolation patterns ST may be interposed between the first active pattern 102a and the second active pattern 102b. The well region 104 may extend along a bottom surface of the one of the device isolation patterns ST and extend toward a lower portion of the first active pattern 102a. Therefore, the impurity region 106 and the well region 104 may have therebetween a boundary that is disposed in the lower portion of the first active pattern 102a. The impurity region 106 and the well region 104 may constitute a PN junction at the lower portion of the first active pattern 102a. Another of the device isolation patterns ST may be interposed between the second active pattern 102b and the third active pattern 102c, and may be disposed on a boundary (e.g., a vertical boundary) between the well region 104 and the substrate 100. The well region 104 and the substrate 100 may constitute a PN junction below the device isolation patterns ST.
Active fins AF may be disposed on corresponding active patterns 102. In some example embodiments, each of the active fins AF may include sacrificial patterns 110 and semiconductor patterns 112 that are alternately stacked along the first direction D1 on one of the active patterns 102. The sacrificial patterns 110 may include a different material from that of the semiconductor patterns 112. For example, the semiconductor patterns 112 may include silicon (Si), and the sacrificial patterns 110 may include silicon-germanium (SiGe).
The active fins AF may include a first active fin AFa on the first active pattern 102a, a second active fin AFb on the second active pattern 102b, and a third active fin AFc on the third active pattern 102c. The semiconductor patterns 112 and the sacrificial patterns 110 of the first active fin AFa may be called first semiconductor patterns 112a and first sacrificial patterns 110a, and the semiconductor patterns 112 and the sacrificial patterns 110 of the second active fin AFb may be called second semiconductor patterns 112b and second sacrificial patterns 110b. The semiconductor patterns 112 and the sacrificial patterns 110 of the third active fin AFc may be called third semiconductor patterns 112c and third sacrificial patterns 110c. The first, second, and third semiconductor patterns 112a, 112b, and 112c may include the same material (e.g., silicon), and the first, second, and third sacrificial patterns 110a, 110b, and 110c may include the same material (e.g., silicon-germanium).
The first active fin AFa may include impurities having the first conductivity type. In some example embodiments, the first semiconductor patterns 112a and the first sacrificial patterns 110a may include impurities having the first conductivity type. A lowermost one of the first sacrificial patterns 110a may contact the impurity region 106.
A first connection pattern 120 may penetrate the second active fin AFb and be connected to the well region 104. In some example embodiments, the first connection pattern 120 may penetrate the second semiconductor patterns 112b and the second sacrificial patterns 110b, and may be connected to the well region 104. The first connection pattern 120 may be epitaxial patterns that are formed using the second semiconductor patterns 112b, the second sacrificial patterns 110b, and the second active pattern 102b as seeds. The first connection pattern 120 may include one or more of silicon-germanium (SiGe), silicon (Si), or silicon carbide (SiC). The first connection pattern 120 may further include impurities having the second conductivity type.
A second connection pattern 122 may penetrate the third active fin AFc and be connected to the substrate 100. In some example embodiments, the second connection pattern 122 may penetrate the third semiconductor patterns 112c and the third sacrificial patterns 110c, and may be connected to the substrate 100. The second connection pattern 122 may be epitaxial patterns that are formed using the third semiconductor patterns 112c, the third sacrificial patterns 110c, and the third active pattern 102c as seeds. The second connection pattern 122 may include one or more of silicon-germanium (SiGe), silicon (Si), or silicon carbide (SiC). The second connection pattern 122 may further include impurities having the first conductivity type.
The substrate 100 may be provided thereon with gate structures GS that run across the active fins AF. The gate structures GS may extend in a third direction D3 that is parallel to the top surface 100U of the substrate 100 and intersects the second direction D2. The gate structures GS may include first gate structures GS1 that run across the second active fin AFb and second gate structures GS2 that run across the third active fin AFc. The first gate structures GS1 may be spaced apart from each other in the second direction D2 on the second active fin AFb, and the second gate structures GS2 may be spaced apart from each other in the second direction D2 on the third active fin AFc. In some example embodiments, no gate structures GS may be disposed on the first active fin AFa.
Each of the gate structures GS may include a gate electrode GE that extends in the third direction D3 and runs across a corresponding active fin AF, a gate dielectric pattern GI between the gate electrode GE and the corresponding active fin AF, gate spacers GSP on lateral surfaces of the gate electrode GE, and a gate capping pattern CAP on a top surface of the gate electrode GE. Further, the gate dielectric pattern GI may extend between the gate electrode GE and the gate spacers GSP, and may have an uppermost top surface substantially coplanar with the top surface of the gate electrode GE. The gate spacers GSP may extend onto lateral surfaces of the gate capping pattern CAP. The gate electrode GE of each of the first gate structures GS1 may run across the second active fin AFb and may cover lateral surfaces of the second active fin AFb. The gate dielectric pattern GI of each of the first gate structures GS1 may be interposed between the gate electrode GE and the second active fin AFb. The gate electrode GE of each of the second gate structures GS1 may run across the third active fin AFc and may cover lateral surfaces of the third active fin AFc. The gate dielectric pattern GI of each of the second gate structures GS2 may be interposed between the gate electrode GE and the third active fin AFc.
The gate electrode GE may include a doped semiconductor, conductive metal nitride, and/or metal. The gate dielectric pattern GI may include one or more of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer, or a high-k dielectric layer. The high-k dielectric layer may include a material (e.g., hafnium oxide (HfO), aluminum oxide (AlO), or tantalum oxide (TaO) whose dielectric constant is greater than that of a silicon oxide layer. The gate spacers GSP and the gate capping pattern CAP may each include one or more of a silicon oxide layer, a silicon nitride layer, or a silicon oxynitride layer.
The substrate 100 may be provided thereon with a lower interlayer dielectric layer 130 that covers the gate structures GS, the active fins AF, and the first and second connection patterns 120 and 122. The lower interlayer dielectric layer 130 may include one or more of a silicon oxide layer, a silicon nitride layer, a silicon oxynitride layer, or a low-k dielectric layer. The gate capping pattern CAP of each of the gate structures GS may have a top surface substantially coplanar with that of the lower interlayer dielectric layer 130. The gate spacers GSP of each of the gate structures GS may be interposed between the gate capping pattern CAP and the lower interlayer dielectric layer 130.
An upper interlayer dielectric layer 140 may be disposed on the lower interlayer dielectric layer 130. The upper interlayer dielectric layer 140 may include an oxide layer, a nitride layer, and/or an oxynitride layer. The upper interlayer dielectric layer 140 may cover the top surface of the gate capping pattern CAP of each of the gate structures GS.
Contact plugs CT may be disposed in the lower interlayer dielectric layer 130 and may extend into the upper interlayer dielectric layer 140. Each of the contact plugs CT may include a conductive pattern 150 that penetrates the upper interlayer dielectric layer 140 and extends into the lower interlayer dielectric layer 130, and also include a barrier pattern 152 that covers lateral and bottom surfaces of the conductive pattern 150. For example, the conductive pattern 150 may include metal, and the barrier pattern 152 may include conductive metal nitride.
The contact plugs CT may include a first contact plug CTa connected to the first active fin AFa, a second contact plug CTb connected to the first connection pattern 120, and a third contact plug CTc connected to the second connection pattern 122.
A plurality of first contact plugs CTa may be connected to the first active fin AFa. The lower interlayer dielectric layer 130 may be interposed between the plurality of first contact plugs CTa and in contact with a top surface of the first active fin AFa. The plurality of first contact plugs CTa may have their lateral surfaces in contact with the lower interlayer dielectric layer 130. In some example embodiments, a plurality of first active patterns 102a may be arranged spaced apart from each other in the third direction D3, and a plurality of first active fins AFa may be correspondingly disposed on the plurality of first active patterns 102a. In this case, the first contact plug CTa may extend in the third direction D3 and be connected to the plurality of first active fins AFa.
The second contact plug CTb may be interposed between the first gate structures GS1, and may penetrate the second active fin AFb and be connected to the first connection pattern 120. The second contact plug CTb may have lateral surfaces in contact with the gate spacers GSP of the first gate structures GS1. In some example embodiments, a plurality of second active patterns 102b may be arranged spaced apart from each other in the third direction D3, and a plurality of second active fins AFb may be correspondingly disposed on the plurality of second active patterns 102b, respectively. In this case, a plurality of first connection patterns 120 may correspondingly penetrate the plurality of second active fins AFb, respectively, and be connected to the well region 104. The second contact plug CTb may extend in the third direction D3 and be connected to the plurality of first connection patterns 120.
The third contact plug CTc may be interposed between the second gate structures GS2, and may penetrate the third active fin AFc and be connected to the second connection pattern 122. The third contact plug CTc may contact the gate spacers GSP of the second gate structures GS2. In some example embodiments, a plurality of third active patterns 102c may be arranged spaced apart from each other in the third direction D3, and a plurality of third active fins AFc may be correspondingly disposed on the plurality of third active patterns 102c, respectively. In this case, a plurality of second connection patterns 122 may correspondingly penetrate the plurality of third active fins AFc, respectively and be connected to the substrate 100. The third contact plug CTc may extend in the third direction D3 and be connected to the plurality of second connection patterns 122.
The impurity region 106, the first active pattern 102a, the first active fin AFa, and the first contact plug CTa may constitute an emitter of a vertical bipolar junction transistor. The well region 104, the second active pattern 102b, the second active fin AFb, the first connection pattern 120, the first gate structures GS1, and the second contact plug CTb may constitute a base of the vertical bipolar junction transistor. The substrate 100, the third active pattern 102c, the third active fin AFc, the second connection pattern 122, the second gate structures GS2, and the third contact plug CTc may constitute a collector of the vertical bipolar junction transistor. The first and second gate structures GS1 and GS2 may be dummy gate structures that are electrically floated.
According to the present example embodiment, the first active fin AFa and the impurity region 106 may include impurities having the first conductivity type, the well region 104 may include impurities having the second conductivity type, and thus the impurity region 106 and the well region 104 may constitute a PN junction at the lower portion of the first active pattern 102a. The well region 104 and the substrate 100 including impurities having the first conductivity type may constitute a PN junction below the device isolation patterns ST. In this case, because a PNP junction of the vertical bipolar junction transistor is formed adjacent to lower portions of the device isolation patterns ST or under the device isolation patterns ST, junction leakage may be minimized.
Further, each of the first, second, and third active fins AFa, AFb, and AFc may include the semiconductor patterns 112 that are spaced apart from each other in the first direction D1 perpendicular to the top surface 100U of the substrate 100. In this case, because each of the first, second, and third active fins AFa, AFb, and AFc has a structure same as or substantially similar to that of a channel of a multi-bridge channel field effect transistor, the vertical bipolar junction transistor may have a structure that is compatible with those of the multi-bridge channel field effect transistors.
Referring to
Active patterns 102 may be formed in the substrate 100, and active fins AF may be formed on corresponding active patterns 102. The formation of the active fins AF may include, for example, alternately and repeatedly stacking sacrificial layers and semiconductor layers on the substrate 100, and sequentially patterning the sacrificial layers and the semiconductor layers. Sacrificial patterns 110 and semiconductor patterns 112 may be formed by the patterning of the sacrificial layers and the semiconductor layers. Each of the active fins AF may include the sacrificial patterns 110 and the semiconductor patterns 112 that are alternately stacked on the substrate 100.
The formation of the active patterns 102 may include patterning an upper portion of the substrate 100 to form trenches T, which define the active patterns 102, in the substrate 100. The active patterns 102 may protrude from the substrate 100 or may include a protruded portion of the substrate 100, along a first direction D1 perpendicular to a top surface 100U of the substrate 100. The active patterns 102 may include a first active pattern 102a, a second active pattern 102b, and a third active pattern 102c that are spaced apart from each other in a second direction D2 parallel to the top surface 100U of the substrate 100. The first active pattern 102a and the second active pattern 102b may be formed on the well region 104, and the third active pattern 102c may be formed on the substrate 100 in which the well region 104 is not formed. The active fins AF may include a first active fin AFa on the first active pattern 102a, a second active fin AFb on the second active pattern 102b, and a third active fin AFc on the third active pattern 102c.
Device isolation patterns ST may be formed in the substrate 100. The formation of the device isolation patterns ST may include forming a dielectric layer that fills the trenches T and recessing the dielectric layer so as to expose the active fins AF. Because the dielectric layer is recessed, a top surface of each of the active fins AF and lateral surfaces (e.g., lateral surfaces of the sacrificial patterns 110 and lateral surfaces of the semiconductor patterns 112) of each of the active fins AF may be exposed.
An impurity region 106 may be formed in the first active pattern 102a. The formation of the impurity region 106 may include implanting the first active fin AFa and the first active pattern 102a with impurities having the first conductivity type. A boundary between the impurity region 106 and the well region 104 may be formed in a lower portion of the first active pattern 102a, and therefore the impurity region 106 and the well region 104 may constitute a PN junction at the lower portion of the first active pattern 102a. The well region 104 and the substrate 100 may constitute a PN junction below the device isolation patterns ST.
Referring to
Each of the sacrificial gate structures SGS may include an etch stop pattern 162, a sacrificial gate pattern 160, and a gate mask pattern 164 that are sequentially stacked on the substrate 100. The sacrificial gate pattern 160 may extend in the third direction D3 and may have a linear shape (e.g., a line shape) that runs across a corresponding one of the active fins AF. The sacrificial gate pattern 160 may cover lateral surfaces of the corresponding active fin AF. The etch stop pattern 162 may be interposed between the sacrificial gate pattern 160 and the corresponding active fin AF, and the gate mask pattern 164 may extend along a top surface of the sacrificial gate pattern 160.
The formation of the sacrificial gate pattern 160 and the etch stop pattern 162 may include sequentially forming an etch stop layer (not shown) and a sacrificial gate layer (not shown) on the substrate 100, forming on the sacrificial gate layer the gate mask pattern 164 that defines an area where the sacrificial gate pattern 160 will be formed, and sequentially patterning the sacrificial gate layer and the etch stop layer using the gate mask pattern 164 as an etching mask. The etch stop layer may include, for example, a silicon oxide layer. The sacrificial gate layer may include a material having an etch selectivity with respect to the etch stop layer. The sacrificial gate layer may include, for example, polysilicon. The sacrificial gate pattern 160 may be formed by patterning the sacrificial gate layer using the gate mask pattern 164 as an etching mask. The patterning of the sacrificial gate layer may include performing an etching process that has an etch selectivity with respect to the etch stop layer. After the formation of the sacrificial gate pattern 160, the etch stop layer may be removed from opposite sides of the sacrificial gate pattern 160 such that the etch stop pattern 162 may be locally formed below the sacrificial gate pattern 160.
Each of the sacrificial gate structures SGS may further include gate spacers GSP on sidewalls of the sacrificial gate pattern 160. The formation of the gate spacers GSP may include forming on the substrate 100 a gate spacer layer that covers the gate mask pattern 164, the sacrificial gate pattern 160, and the etch stop pattern 162, and then anisotropically etching the gate spacer layer. The gate mask pattern 164 and the gate spacers GSP may include, for example, silicon nitride.
Referring to
Referring to
A second connection pattern 122 may be formed on the third active pattern 102c between the second sacrificial gate structures SGS2. The second connection pattern 122 may be formed by performing a selective epitaxial growth process in which the semiconductor patterns 112 and the sacrificial patterns 110 of the third active fin AFc and the exposed top surface of the third active pattern 102c are used as seeds. The second connection pattern 122 may contact lateral surfaces of the semiconductor patterns 112 and the sacrificial patterns 110 of the third active fin AFc, and may be connected to the substrate 100. Simultaneously with or after the selective epitaxial growth process, the formation of the second connection pattern 122 may further include implanting the second connection pattern 122 with impurities having the first conductivity type.
During the formation of the first and second connection patterns 120 and 122, the mask layer (not shown) may cover and protect the first active fin AFa. After the formation of the first and second connection patterns 120 and 122, the mask layer may be removed. Thereafter, on the substrate 100, a lower interlayer dielectric layer 130 may cover the active fins AF, the first and second connection patterns 120 and 122, and the sacrificial gate structures SGS.
Referring to
Referring to
Referring back to
Referring to
The first active fin AFa may include impurities having the first conductivity type. In some example embodiments, the sacrificial patterns 110 and the semiconductor patterns 112 of the first active fin AFa may include impurities having the first conductivity type. The first connection pattern 120 may penetrate the semiconductor patterns 112 of the second active fin AFb and be connected to the well region 104. The first connection pattern 120 may include impurities having the second conductivity type. The second connection pattern 122 may penetrate the semiconductor patterns 112 of the third active fin AFc and be connected to the substrate 100. The second connection pattern 122 may include impurities having the first conductivity type.
The substrate 100 may be provided thereon with the gate structures GS that run across the active fins AF. The gate structures GS may include the first gate structures GS1 that run across the second active fin AFb and the second gate structures GS2 that run across the third active fin AFc.
In some example embodiments, the gate electrode GE and the gate dielectric pattern GI of each of the first gate structures GS1 may extend between the semiconductor patterns 112 of the second active fin AFb and between the second active fin AFb and the second active pattern 102b. The semiconductor patterns 112 of the second active fin AFb may be spaced apart from the gate electrode GE by the gate dielectric pattern GI. In some example embodiments, the gate dielectric pattern GI of each of the first gate structures GS1 may extend between the first connection pattern 120 and the gate electrode GE, and may contact the first connection pattern 120. The gate electrode GE and the gate dielectric pattern GI of each of the second gate structures GS2 may extend between the semiconductor patterns 112 of the third active fin AFc and between the third active fin AFc and the third active pattern 102c. The semiconductor patterns 112 of the third active fin AFc may be spaced apart from the gate electrode GE by the gate dielectric pattern GI. In some example embodiments, the gate dielectric pattern GI of each of the second gate structures GS2 may extend between the second connection pattern 122 and the gate electrode GE, and may contact the second connection pattern 122.
According to some example embodiments of inventive concepts, the first gate structures GS1 and the second active fin AFb may implement a structure similar to that of a multi-bridge channel field effect transistor, and the second gate structures GS2 and the third active fin AFc may implement a structure similar to that of a multi-bridge channel field effect transistor. Therefore, it may be possible to provide a vertical bipolar junction transistor that is compatible with those of the multi-bridge channel field effect transistors.
Referring to
Referring to
Second spacer patterns 172 may be disposed between the semiconductor patterns 112 of the third active fin AFc. The second spacer patterns 172 and the semiconductor patterns 112 may be alternately stacked along the first direction D1. Each of the second spacer patterns 172 may be disposed between the semiconductor patterns 112 that neighbor each other in the first direction D1 and/or between a lowermost semiconductor pattern 112 and the third active pattern 102c. The gate electrode GE of each of the second gate structures GS2 may be spaced apart from the second connection pattern 122 by the second spacer patterns 172. The gate dielectric pattern GI of each of the second gate structures GS2 may extend between the gate electrode GE and a corresponding one of the second spacer patterns 172. Except for the difference mentioned above, the semiconductor device according the present embodiment may be the same as or substantially similar to that discussed with reference to
Referring to
The exposed lateral surfaces of the sacrificial patterns 110 may be horizontally recessed to form recesses R. The recesses R may be formed by performing a wet etching process that selectively etches the sacrificial patterns 110. Afterwards, first and second spacer patterns 170 and 172 may be formed respectively in the recesses R. The formation of the first and second spacer patterns 170 and 172 may include conformally forming on the substrate 100 a spacer layer that fills the recesses R, and anisotropically etching the spacer layer to locally form the first and second spacer patterns 170 and 172 in respective recesses R. The first and second spacer patterns 170 and 172 may include a low-k dielectric layer (e.g., silicon nitride).
Referring to
Referring to
Referring to
The first contact plug CTa may be interposed between the third gate structures GS3 and connected to the first active fin AFa. The first contact plug CTa may have lateral surfaces in contact with the gate spacers GSP of the third gate structures GS3. In some example embodiments, a plurality of first active patterns 102a may be arranged spaced apart from each other in the third direction D3, and a plurality of first active fins AFa may be correspondingly disposed on the plurality of first active patterns 102a. In this case, the first contact plug CTa may extend in the third direction D3 between the third gate structures GS3 and be connected to the plurality of first active fins AFa.
The impurity region 106, the first active pattern 102a, the first active fin AFa, the third gate structures GS3, and the first contact plug CTa may constitute an emitter of a vertical bipolar junction transistor. The well region 104, the second active pattern 102b, the second active fin AFb, the first connection pattern 120, the first gate structures GS1, and the second contact plug CTb may constitute a base of the vertical bipolar junction transistor. The substrate 100, the third active pattern 102c, the third active fin AFc, the second connection pattern 122, the second gate structures GS2, and the third contact plug CTc may constitute a collector of the vertical bipolar junction transistor. The first, second, and third gate structures GS1, GS2, and GS3 may be dummy gate structures that are electrically floated.
Referring to
The second active fin AFb may be partially removed between the first sacrificial gate structures SGS1, and thus lateral surfaces of the second active fin AFb and a top surface of the second active pattern 102b may be exposed between the first sacrificial gate structures SGS1. The third active fin AFc may be partially removed between the second sacrificial gate structures SGS2, and thus lateral surfaces of the third active fin AFc and a top surface of the third active pattern 102c may be exposed between the second sacrificial gate structures SGS2. During the removal of the portions of the second and third active fins AFb and AFc, a mask layer (not shown) may cover and protect the first active fin AFa and the third sacrificial gate structures SGS3.
Referring to
Referring to
Referring to
Referring to
The substrate 100 may be provided thereon with the gate structures GS that run across the active fins AF. In some example embodiments, the gate structures GS may further include third gate structures GS3 that run across the first active fin AFa. The third gate structures GS3 may be spaced apart from each other in the second direction D2 on the first active fin AFa. The gate electrode GE of each of the third gate structures GS3 may run across the first active fin AFa and cover lateral surfaces of the first active fin AFa. The gate electrode GE and the gate dielectric pattern GI of each of the third gate structures GS3 may extend between the semiconductor patterns 112 of the first active fin AFa and between the first active fin AFa and the first active pattern 102a. The semiconductor patterns 112 of the first active fin AFa may be spaced apart from the gate electrode GE across the gate dielectric pattern GI. In some example embodiments, the gate dielectric pattern GI of each of the third gate structures GS3 may extend between the third connection pattern 124 and the gate electrode GE, and may contact the third connection pattern 124.
The first contact plug CTa may be interposed between the third gate structures GS3, and may penetrate the first active fin AFa and be connected to the third connection pattern 124. The first contact plug CTa may have lateral surfaces in contact with the gate spacers GSP of the third gate structures GS3. In some example embodiments, a plurality of first active patterns 102a may be arranged spaced apart from each other in the third direction D3, and a plurality of first active fins AFa may be correspondingly disposed on the plurality of first active patterns 102a. In this case, a plurality of third connection patterns 124 may correspondingly penetrate the plurality of first active fins AFa and be connected to the impurity region 106. The first contact plug CTa may extend in the third direction D3 between the third gate structures GS3 and be connected to the plurality of third connection patterns 124. Except for the difference mentioned above, the semiconductor device according the present embodiment may be the same as or substantially similar to that discussed with reference to
Referring to
Referring to
Referring to
Referring to
The substrate 100 may be provided thereon with the lower interlayer dielectric layer 130 that covers the active fins AF. The upper interlayer dielectric layer 140 may be disposed on the lower interlayer dielectric layer 130. The lower interlayer dielectric layer 130 may be provided therein with the contact plugs CT that extend into the upper interlayer dielectric layer 140. The contact plugs CT may include a first contact plug CTa connected to the first active fin AFa, a second contact plug CTb connected to the second active fin AFb, and a third contact plug CTc connected to the third active fin AFc.
A plurality of first contact plugs CTa may be connected to the first active fin AFa, and the lower interlayer dielectric layer 130 may be interposed between the plurality of first contact plugs CTa and in contact with a top surface of the first active fin AFa. The plurality of first contact plugs CTa may have their lateral surfaces in contact with the lower interlayer dielectric layer 130. In some example embodiments, a plurality of first active patterns 102a may be arranged spaced apart from each other in the third direction D3, and a plurality of first active fins AFa may be correspondingly disposed on the plurality of first active patterns 102a. In this case, the first contact plug CTa may extend in the third direction D3 and be connected to the plurality of first active fins AFa. A plurality of second contact plugs CTb may be connected to the second active fin AFb, and the lower interlayer dielectric layer 130 may be interposed between the plurality of second contact plugs CTb and in contact with a top surface of the second active fin AFb. The plurality of second contact plugs CTb may have their lateral surfaces in contact with the lower interlayer dielectric layer 130. In some example embodiments, a plurality of second active patterns 102b may be arranged spaced apart from each other in the third direction D3, and a plurality of second active fins AFb may be correspondingly disposed on the plurality of second active patterns 102b. In this case, the second contact plug CTb may extend in the third direction D3 and be connected to the plurality of second active fins AFb. Further, a plurality of third contact plugs CTc may be connected to the third active fin AFc, and the lower interlayer dielectric layer 130 may be interposed between the plurality of third contact plugs CTc and in contact with the third active fin AFc. The plurality of third contact plugs CTc may have their lateral surfaces in contact with the lower interlayer dielectric layer 130. In some example embodiments, a plurality of third active patterns 102c may be arranged spaced apart from each other in the third direction D3, and a plurality of third active fins AFc may be correspondingly disposed on the plurality of third active patterns 102c. In this case, the third contact plug CTc may extend in the third direction D3 and be connected to the plurality of third active fins AFc.
According to inventive concepts, it may be possible to provide a vertical bipolar junction transistor whose structure is compatible to that of multi-bridge channel field effect transistors and to minimize junction leakage of the vertical bipolar junction transistor.
The aforementioned description provides some example embodiments for explaining some aspects of the inventive concepts. Therefore, the inventive concepts are not limited to the example embodiments described above, and it will be understood by one of ordinary skill in the art that variations in form and detail may be made therein without departing from the spirit and essential features of the inventive concepts.
Kim, Dongwon, Kang, Myung Gil, Kim, Minyi, Cho, Keun Hwi
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10243040, | Oct 18 2017 | Samsung Electronics Co., Ltd. | Semiconductor device |
10290626, | Jan 12 2018 | GLOBALFOUNDRIES U S INC | High voltage electrostatic discharge (ESD) bipolar integrated in a vertical field-effect transistor (VFET) technology and method for producing the same |
5885880, | Sep 19 1994 | Sony Corporation | Bipolar transistor device and method for manufacturing the same |
6284581, | Feb 18 1999 | Chartered Semiconductor Manufacturing Ltd. | Integration of bipolar and CMOS devices for sub-0.1 micrometer transistors |
6333237, | Mar 25 1999 | NEC Electronics Corporation | Method for manufacturing a semiconductor device |
7518195, | Oct 22 2003 | COMMISSARIAT A L ENERGIE ATOMIQUE | Field-effect microelectronic device, capable of forming one or several transistor channels |
7732834, | Jan 26 2007 | Infineon Technologies AG | Semiconductor ESD device and method of making same |
20050169096, | |||
20100059807, | |||
20120299114, | |||
20170062564, | |||
20200105889, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 16 2020 | KANG, MYUNG GIL | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052503 | /0401 | |
Apr 16 2020 | KIM, DONGWON | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052503 | /0401 | |
Apr 16 2020 | KIM, MINYI | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052503 | /0401 | |
Apr 16 2020 | CHO, KEUN HWI | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052503 | /0401 | |
Apr 24 2020 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 24 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Sep 20 2025 | 4 years fee payment window open |
Mar 20 2026 | 6 months grace period start (w surcharge) |
Sep 20 2026 | patent expiry (for year 4) |
Sep 20 2028 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 20 2029 | 8 years fee payment window open |
Mar 20 2030 | 6 months grace period start (w surcharge) |
Sep 20 2030 | patent expiry (for year 8) |
Sep 20 2032 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 20 2033 | 12 years fee payment window open |
Mar 20 2034 | 6 months grace period start (w surcharge) |
Sep 20 2034 | patent expiry (for year 12) |
Sep 20 2036 | 2 years to revive unintentionally abandoned end. (for year 12) |