A power converter module includes power transistors and a substrate having a first surface and a second surface that opposes the first surface. A thermal pad is situated on the second surface of the substrate, and the thermal pad is configured to be thermally coupled to a heat sink. The power converter module also includes a control module mounted on a first surface of the substrate. The control module also includes control ic chips coupled to the power transistors. A first control ic chip controls a first switching level of the power converter module and a second control ic chip controls a second switching level of the power converter module. shielding planes overlay the substrate. A first shielding plane is situated between the thermal pad and the first control ic chip and a second shielding plane is situated between the thermal pad and a second control ic chip.
|
16. A method for fabricating a power converter module, the method comprising:
patterning a direct bonded copper (DBC) layer on a first surface of a substrate with a region for a control module, wherein the substrate has a thermal pad on a second surface of the substrate that opposes the first surface of the substrate for thermally coupling the power converter module to a heat sink;
mounting power transistors on the substrate;
mounting control integrated circuits (ic) chips such that shielding planes are situated between the control ic chips and the thermal pad on the second surface of the substrate, such that a first shielding plane of the shielding planes underlies a first control ic chip of the control ic chips, and a second shielding plane of the shielding planes underlies a second control ic chip of the control ic chips.
1. A power converter module comprising:
power transistors;
a substrate having a first surface and a second surface that opposes the first surface, wherein a thermal pad is situated on the second surface of the substrate, and the thermal pad is configured to be thermally coupled to a heat sink;
a control module mounted on the first surface of the substrate, the control module comprising:
an interconnect configured to provide a connection to a system bus; and
control ic chips coupled to the power transistors, wherein a first control ic chip of the control ic chips controls a first switching level of the power converter module and a second control ic chip of the control ic chips controls a second switching level of the power converter module; and
shielding planes overlaying the first surface of the substrate, the shielding planes provide a first shielding plane situated between the thermal pad and the first control ic chip of the ic chips and a second shielding plane of the shielding planes situated between the thermal pad and a second control ic chip of the control ic chips.
2. The power converter module of
3. The power converter module of
4. The power converter module of
5. The power converter module of
6. The power converter module of
7. The power converter module of
8. The power converter module of
9. The power converter module of
10. The power converter module of
11. The power converter module of
12. The power converter module of
14. The power converter module of
15. The power converter module of
17. The method of
18. The method of
19. The method of
20. The method of
|
This disclosure relates to power converter modules.
In electrical engineering, power conversion is the process of converting electric energy from one form to another. A power converter module is an electrical device that includes a power converter that can convert electrical energy. Some power converters convert direct current (DC) into alternating current (AC). Such power converters are sometimes referred to as a DC-to-AC power converter, or more simply as a power inverter. Some power converters convert AC into DC, such power converters are referred to as AC-to-DC power converters. Still other power converters, namely a DC-to-DC power converter converts a source of DC from one voltage level to another voltage level.
Gallium Nitride (GaN) has a relatively high electron mobility and saturation velocity that enables the employment of GaN for high-power and high-temperature microwave applications. High-power/high-frequency devices based on GaN include microwave radio-frequency power amplifiers (such as those used in high-speed wireless data transmission) and high-voltage switching devices for power grids. More particularly, GaN is employable to fabricate GaN field effect transistors (FETs). As compared with a metal-oxide semiconductor field effect transistor (MOSFET), the GaN FET has a lower drain to source resistance when the GaN FET is on (RDS(ON)). Also, a GaN FET has lower input capacitance than a MOSFET, such that the GaN FET has a faster on/off switching rate.
A first example relates to a power converter module. The power converter module includes power transistors and a substrate having a first surface and a second surface that opposes the first surface. A thermal pad is situated on the second surface of the substrate, and the thermal pad is configured to be thermally coupled to a heat sink. The power converter module also includes a control module mounted on the first surface of the substrate. The control module includes an interconnect configured to provide a connection to a system bus. The control module also includes control IC chips coupled to the power transistors. A first control IC chip of the control IC chips controls a first switching level of the power converter module and a second control IC chip of the control IC chips controls a second switching level of the power converter module. The power converter module further comprises shielding planes overlaying the first surface of the substrate. The shielding planes provide a first shielding plane situated between the thermal pad and the first control IC chip of the IC chips and a second shielding plane of the shielding planes situated between the thermal pad and a second control IC chip of the control IC chips.
A second example relates to a method for fabricating a power converter module. The method includes patterning a direct bonded copper (DBC) layer on a first surface of a substrate with a region for a control module, wherein the substrate has a thermal pad on a second surface of the substrate that opposes the first surface of the substrate for thermally coupling the power converter module to a heat sink. The method also includes mounting power transistors on the substrate. The method further includes mounting control IC chips such that shielding planes are situated between the control IC chips and the thermal pad on the second surface of the substrate. Accordingly, a first shielding plane of the shielding planes underlies a first control IC chip of the control IC chips, and a second shielding plane of the shielding planes underlies a second control IC chip of the control IC chips.
This description relates to a power converter module that includes selective shielding for control integrated circuit (IC) chips. The power converter module is a multilevel switching power converter, such as a DC-to-DC converter or a DC-to-AC converter. The power converter module is fabricated with control IC chips that control power transistors to output high power. In various examples, the power transistors are implemented as gallium nitride (GaN) field effect transistors (FETs), but in other examples, other type of transistors, such as gallium oxide (GaO) or silicon carbide (SiC) transistors are also employable. In such examples, each of the control IC chips provides a corresponding control signal to a control node (e.g., a gate or base) of a subset of the power transistors.
The power converter module is encased in a molding, such as plastic. A first side of the power converter module is mounted on a system bus for communication with an external system, and a thermal pad is situated on a second side of the power converter module. The thermal pad is mountable on the heat sink to enable thermal communication with a heat sink (e.g., a cold plate). Accordingly, heat generated by the power converter module is transferred to the heat sink and dissipated.
The power converter module includes a substrate that is formed with a ceramic core. A first surface of the substrate is patterned (e.g., with a direct bonded copper (DBC) layer) to receive a control module that includes the control IC chips mounted thereon. Shielding planes are situated to underlie the control IC chips, such that the shielding planes are situated between the control IC chips and the thermal pad. More specifically, the power converter module is configured such that there is one shielding plane of the shielding planes dedicated to each switching level of the power converter module. Accordingly, in an example where the power converter module has two switching levels, there are at least two shielding planes that are electrically isolated from each other. In such a situation, a first shielding plane underlies a first control IC chip for a first switching level of the power converter module, and a second shielding plane underlies a second control IC chip for the second switching level of the power converter module. Additionally, the shielding planes are large enough to underlie a trace (or multiple traces) of the control module. Inclusion of the shielding planes block electromagnetic interference (EMI) emanating from the heat sink to prevent interference on control signals output by the control IC chips, thereby enabling the power converter module to operate at high frequencies (e.g., such as frequencies of at least 200 kilohertz) and/or high slew rates (e.g., a slew rate of at least 100 volts per nanosecond).
The power converter module 100 is fabricated with K number of control IC chips 104 that control power transistors to output high power, such as a range from about 100 volts (V) to about 700 V and a range of about 10 amperes (A) to about 150 A, where K is an integer greater than or equal to two. In the example illustrated, there is a first control IC chip 108 and a Kth control IC chip 112, but in other examples there are more than two (2) control IC chips. In various examples, the power transistors are implemented as gallium nitride (GaN) field effect transistors (FETs), but in other examples, other type of transistors, such as gallium oxide (GaO) or silicon carbide (SiC) transistors are also employable. In such examples, each of the K number of control IC chips 104 provides a corresponding control signal to a control node (e.g., a gate or base) of a subset of the power transistors.
The power converter module 100 is encased in a molding 116, such as plastic. The power converter module 100 includes a first side 120 and a second side 124, wherein the first side 120 and the second side 124 are opposing sides. In the example illustrated, the first side 120 of the power converter module 100 is mounted on a system bus 128. In some examples, the system bus 128 is a communication bus for an external system, such as a communication bus of an automotive system. The second side 124 of the power converter module 100 is mounted to be in thermal communication with a heat sink 132, which is alternatively referred to as a cold plate. Accordingly, heat generated by the power converter module 100 is transferred to the heat sink 132 and dissipated.
The power converter module 100 includes a substrate 136 that is formed with a ceramic core. The substrate 136 includes a first surface 140 and a second surface 144, wherein the first surface 140 opposes the second surface 144. The first surface 140 of the substrate 136 is patterned (e.g., with a direct bonded copper (DBC)) to receive a control module 148 that includes the K number of control IC chips 104 mounted thereon. K number (or more) shielding planes 152 underlie the K number of control IC chips 104, and the shielding planes 152 are electrically isolated from each other. In the example illustrated, there is a first shielding plane 156 and a Kth shielding plane 160. A thermal pad 138 (e.g., formed of a DBC layer) is applied to the second surface 144 of the substrate 136 to thermally couple the power converter module 100 to the heat sink 132.
In various examples, the K number of shielding planes 152 are implemented in different ways. In some examples, the K number of shielding planes 152 are integrated with a laminate substrate that includes a patterned ground plane on one surface and the shielding planes 152 on another surface. In other examples, the shielding planes 152 are integrated with a DBC layer applied to the substrate 136, and portions of an interconnect are mounted on the shielding planes 152.
Each of the K number of control IC chips 104 overlies a corresponding shielding plane 152. Accordingly, the first control IC chip 108 overlies the first shielding plane 156 and the Kth control IC chip 112 overlies the Kth shielding plane 160. The control IC chips 104 are mounted such that the K number of shielding planes 152 are situated between the heat sink 132 and the K number of control IC chips 104. Additionally, the control module 148 includes a trace 162 (e.g., a protected trace) that is electrically coupled to the Kth control IC chip 112 through a wire bond 164. In some examples, the trace 162 is employed to coupled the Kth control IC chip 112 to a corresponding set of power transistors. In the example illustrated, the trace 162 is situated to overlay the Kth shielding plane 160.
The first control IC chip 108 is coupled to a first pad 168 that is formed on the first surface 140 of the substrate 136 through a wire bond 170. Additionally, a second pad 174 is formed on the first surface 140 of the substrate 136. The second pad 174 is coupled to a tilted pillar 176 of an interconnect, such as a lead frame. The tilted pillar 176 is coupled to a pad 178 of the interconnect, enabling the power converter module 100 to communicate on the system bus 128.
As noted, the power converter module 100 is a multilevel power converter. Each of the K number of control IC chips 104 is dedicated to a particular switching level to control the power transistors (or some subset thereof) for intervals of a particular switching level operations of power converter module 100. For instance, consider an example, where the power converter module 100 has two (2) switching levels, a high side and a low side, a first subset of the power transistors are high side transistors and a second subset are low side transistors. In this situation, there are two control IC chips 104, namely a high side control IC chip, such as the first control IC chip 108 and a low side control IC chip, such as the Kth control IC chip 112. Continuing with this example, in operation, the first control IC chip 108 asserts a high side control signal during a high side switching level and de-asserts the high side control signal during the low side switching level. Assertion of the high side control signal turns on the first subset of power transistors (the high side transistors), causing the first subset of power transistors to operate in the linear region or saturation region. Similarly, de-assertion of the high side control signal turns off the first subset of power transistors, causing the first subset of power transistors to operate in the cutoff region. Additionally, in this example, the Kth control IC chip 112 asserts a low side control signal during a low side switching level and de-asserts the low side control signal during the high side switching level. Assertion of the low side control signal turns on the second subset of the power transistors (the low side transistors), causing the second subset of power transistors to operate in the linear region or saturation region. Similarly, de-assertion of the low side control signal turns off the second subset of power transistors, causing the second subset of power transistors to operate in the cutoff region.
Continuing with this example, the first control IC chip 108 and the Kth control IC chip 112 are configured such that the high side control signal and the low side control signals are complementary signals. Accordingly, during operation the power converter module 100 is configured such that the first subset of power transistors or the second set of transistors are turned on, and there is not a time that both the first subset of power transistors and the second subset of power transistors are both turned on.
The K number of shielding planes 152 block electromagnetic interference (EMI) emanating from the heat sink 132 and toward the power converter module 100, such as EMI emanating in a direction indicated by an arrow 182. As one example, the EMI generated by an external device, such as a radio frequency (RF) receiver or transmitter that is also coupled to the heat sink 132. This blocking of the EMI curtails the impact of the EMI on the control signals provided from the control IC chips 104 to the corresponding subset of power transistors. Such EMI, if unblocked, may interfere with the control signals, which in turn, changes an output of the power transistors, thereby distorting an output of the power converter module 100. However, inclusion of the K number of shielding planes 152 curtails such interference, enabling proper operation of the power converter module 100.
More particularly, as noted, the power converter module 100 is a multilevel switching power converter. As a switching frequency increases to about 200 kilohertz (kHz) and above and/or a slew rate increases to a level of about 100 volts per nanosecond (V/ns) or above, the EMI is increased. Accordingly, inclusion of that at least K number of shielding planes 152 for the K number of control IC chips 104 curtails the EMI, thereby enabling the power converter module 100 to operate at higher frequencies and/or slew rates.
The power converter module 200 is fabricated with K number of control IC chips 204 that control power transistors to output high power, such as a range from about 100 V to about 700 V and a range of about 20 A to about 250 A, where K is an integer greater than or equal to two. In the example illustrated, there is a first control IC chip 208 and a Kth control IC chip 212, but in other examples there are more than two (2) control IC chips. In various examples, the power transistors are implemented as GaN FETs, but in other examples, other types of transistors, such as GaO SiC transistors are also employable. In such examples, each of the K number of control IC chips 204 provides a corresponding control signal to a control node (e.g., a gate or base) of a subset of the power transistors.
The power converter module 200 is encased in a molding 216, such as plastic. The power converter module 200 includes a first side 220 and a second side 224, wherein the first side 220 and the second side 224 are opposing sides. In the example illustrated, the first side 220 of the power converter module 200 is mounted on a system bus 228. In some examples, the system bus 228 is a communication bus for an external system, such as a communication bus of an automotive system. The second side 224 of the power converter module 200 is mounted to be in thermal communication with a heat sink 232, which is alternatively referred to as a cold plate. Accordingly, heat generated by the power converter module 200 is transferred to the heat sink 232 and dissipated.
The power converter module 200 includes a substrate 236 that is formed with a ceramic core 240. The ceramic core 240 includes a first surface 242 and a second surface 244, wherein the first surface 242 opposes the second surface 244. A thermal pad 248 is patterned on the second surface 244 of the ceramic core 240. The thermal pad 248 is formed of a conductive material (e.g., copper) that is in thermal communication with the heat sink 232.
The first surface 242 of the ceramic core 240 is patterned with a patterned DBC layer 249 to enable mounting of a control module 252. The control module 252 includes a laminate substrate 254 (e.g., a printed circuit board) with a first surface 256 and a second surface 260, wherein the first surface 256 opposes the second surface 260. A patterned ground plane 264 is situated on the first surface 256 of the laminate substrate 254. Shielding planes 266 are patterned on the second surface 260 of the laminate substrate 254. Accordingly, the patterned ground plane 264 and the shielding planes 266 are spaced apart by the laminate substrate 254.
The patterned ground plane 264 incudes K number of pads, whereby each of the K number of control IC chips 204 is mounted on a respective pad. As illustrated, the first control IC chip 208 is mounted on a first pad 270 and the Kth control IC chip 212 is mounted on a Kth pad 272. The shielding planes 266 includes K number (or more) of shielding planes, such that each shielding plane is electrically isolated from other shielding planes and is designated for a corresponding control IC chip 204. As illustrated, a first shielding plane 276 underlies the first pad 270 and the first control IC chip 208 and a Kth shielding plane 278 underlies the Kth pad 272 and the Kth control IC chip 212. Further, vias extending through the laminate substrate 254 connect the patterned ground plane 264 with the shielding planes 266. More particularly, a first via 280 couples the first pad 270 with the first shielding plane 276, and a Kth via 282 couples the Kth pad 272 with the Kth shielding plane 278.
A trace 284 is coupled to the Kth control IC chip 212 through a wire bond 286. The trace 284 is formed on the patterned ground plane 264 of the laminate substrate 254. In some examples, the trace 284 is employed to coupled the Kth control IC chip 212 to a corresponding set of power transistors. The trace 284 is a protected trace, such that the trace 284 overlays the Kth shielding plane 278. That is, the Kth shielding plane 278 extends beyond the boundaries of the Kth control IC chip 212 and the Kth pad 272 to a region of the laminate substrate 254 that underlies the trace 284. In this manner, the Kth shielding plane 278 provides shielding for the Kth control IC chip 212 and the trace 284 coupled to the Kth control IC chip 212.
The first control IC chip 208 is coupled to a first pad 288 of the patterned DBC layer 249. Additionally, a second pad 290 of the patterned DBC layer 249 is coupled to a tilted pillar 292 of an interconnect, such as a lead frame. The tilted pillar 292 is coupled to a pad 294 of the interconnect, enabling the power converter module 200 to communicate on the system bus 228.
As noted, the power converter module 200 is a multilevel power converter. Each of the K number of control IC chips 204 is dedicated to a particular switching level to control the power transistors (or some subset thereof) for intervals of a particular switching level operations of the power converter module 200. Continuing with the example provided in
Continuing with this example, the first control IC chip 208 and the Kth control IC chip 212 are configured such that the high side control signal and the low side control signals are complementary signals. Accordingly, the power converter module 200 is configured such that the first set of power transistors or the second set of transistors are turned on, and there is not a time that both the first power transistors and the second transistors are both turned on.
The K number of shielding planes 266 block EMI emanating from the heat sink 232 and toward the power converter module 200, such as EMI emanating in a direction indicated by an arrow 296. As one example, the EMI is generated by an external device, such as an RF receiver or transmitter that is also coupled to the heat sink 232. This blocking of the EMI curtails parasitic capacitive coupling caused by the thermal pad 248, which can interfere with the control signals provided from the control IC chips 204 to the corresponding set of power transistors. As an example, pins of the power converter module 200 have a parasitic capacitance between about 0.02 picofarads (pF) and about 37 pF. Unless otherwise stated, in this description, ‘about’ preceding a value means+/−10 percent of the stated value. The EMI is present, for example, due to a lack of grounding of the heat sink 232 or insufficient grounding of the heat sink 232. Such EMI, if unblocked, may interfere with the control signals, which in turn, changes an output of the power transistors, thereby distorting an output of the power converter module 200. However, inclusion of the K number of shielding planes 266 along with the patterned ground plane 264 curtails such interference, enabling proper operation of the power converter module 200.
The power converter module 300 includes power transistors. More specifically, the power converter module 300 includes low side power transistors 350 and high side power transistors 354. The low side power transistors 350 are controlled by the low side control IC chip 340 of the control module 304, and the high side power transistors 354 are controlled by the high side control IC chip 344 of the control module 304. In some examples, the low side power transistors 350 and the high side power transistors 354 are implemented as GaN FETs, such as N-channel GaN FETs. In other examples, transistors such as SiC FETs or GaO FETs are employable as the low side power transistors 350 and the high side power transistors 354. In still other examples, the low side power transistors 350 and the high side power transistors 354 are implemented as metal oxide semiconductor field effect transistors (MOSFETs). In still other examples, the low side power transistors 350 and the high side power transistors 354 are implemented as bipolar junction transistors (BJTs). The power converter module 300 also includes decoupling capacitors 358. The decoupling capacitors 358 are mounted on the substrate 308 of the power converter module 300.
As illustrated, the power converter module 300 is fabricated such that shielding planes, such as the first shielding plane 328, the second shielding plane 332 or the third shielding plane 336 underlies the low side control IC chip 340 and the high side control IC chip 344. Accordingly, in situations where the power converter module 300 is connected to a system bus (e.g., the system bus 228 of
The power converter module 400 is fabricated with K number of control IC chips 404 that control power transistors to output high power, such as a range from about 100 V to about 700 V and a range of about 20 A to about 250 A, where K is an integer greater than or equal to two (2). In the example illustrated, there is a first control IC chip 408 and a Kth control IC chip 412, but in other examples there are more than two (2) control IC chips. In various examples, the power transistors are implemented as GaN FETs, but in other examples, other types of transistors, such as GaO SiC transistors are also employable. In such examples, each of the K number of control IC chips 404 provides a corresponding control signal to a control node (e.g., a gate or base) of a subset of the power transistors.
The power converter module 400 is encased in a molding 416, such as plastic. The power converter module 400 includes a first side 420 and a second side 424, wherein the first side 420 and the second side 424 are opposing sides. In the example illustrated, the first side 420 of the power converter module 400 is mounted on a system bus 428. In some examples, the system bus 428 is a communication bus for an external system, such as a communication bus of an automotive system. The second side 424 of the power converter module 400 is mounted to be in thermal communication with a heat sink 432, which is alternatively referred to as a cold plate. Accordingly, heat generated by the power converter module 400 is transferred to the heat sink 432 and dissipated.
The power converter module 400 includes a substrate 436 that is formed with a ceramic core 440. The ceramic core 440 includes a first surface 442 and a second surface 444, wherein the first surface 442 opposes the second surface 444. A thermal pad 446 is situated on the second surface 444 of the ceramic core 440. The thermal pad 446 is formed of a conductive material (e.g., copper) that is in thermal communication with the heat sink 432.
The first surface 442 of the ceramic core 440 has a patterned DBC layer 448 to enable mounting of the K number of control IC chips 404 of a control module 452. More specifically, an interconnect 454 (e.g., a lead frame) is mounted on the patterned DBC layer 448, and the K number of control IC chips 404 are mounted on the interconnect 454. That is, in the power converter module 400, the K number of control IC chips 404 of the control module 452 are mounted on the interconnect 454, which, in turn is mounted on the patterned DBC layer 448.
The patterned DBC layer 448 incudes K number (or more) of shielding planes that are electrically isolated from each other, whereby a portion of the interconnect 454 is mounted on a corresponding shielding plane. The first control IC chip 408 is mounted on a first pad 458 of the interconnect 454, and the Kth control IC chip 412 is mounted on a Kth pad 462 of the interconnect 454. The first pad 458 of the interconnect 454 overlays a first shielding plane 466 of the patterned DBC layer 448 and a Kth pad 462 of the interconnect 454 overlays a Kth shielding plane 470 of the patterned DBC layer 448.
Further, in an example illustrated, a trace 474 (e.g., a protected trace) of the interconnect 454. The trace 474 is situated over the Kth shielding plane 470 of the patterned DBC layer 448. Accordingly, the Kth shielding plane 470 extends beyond the boundaries of the Kth control IC chip 412 to a region that underlies the trace 474. Additionally, the trace 474 is electrically isolated from the Kth shielding plane 470. In some examples, molding compound (or other electrically insulating material) separates the trace 474 from the Kth shielding plane 470. In this manner, the Kth shielding plane 470 provides shielding for the Kth control IC chip 412 and the trace 474 coupled to the Kth control IC chip 412.
The first control IC chip 408 is coupled to the first pad 458 of the interconnect 454 with a wire bond 476. Additionally, a pad 478 of the patterned DBC layer 448 is coupled to a tilted pillar 482 of the interconnect 454. The tilted pillar 482 is coupled to a pad 484 of the system bus 428, enabling the power converter module 400 to communicate on the system bus 428.
As noted, the power converter module 400 is a multilevel power converter. Each of the K number of control IC chips 404 is dedicated to a particular switching level to control the power transistors (or some subset thereof) for intervals of a particular switching level operations of the power converter module 400. Continuing with the example provided in
Continuing with this example, the first control IC chip 408 and the Kth control IC chip 412 are configured such that the high side control signal and the low side control signals are complementary signals. Accordingly, the power converter module 400 is configured such that the first set of power transistors or the second set of transistors are turned on, and there is not a time that both the first power transistors and the second transistors are both turned on.
The K number of shielding planes on the patterned DBC layer 448 block EMI emanating from the heat sink 432 and toward the power converter module 400, such as EMI emanating in a direction indicated by an arrow 496. As one example, the EMI generated by an external device, such as an RF receiver or transmitter that is also coupled to the heat sink 432. This blocking of the EMI curtails parasitic capacitive coupling caused by the thermal pad 446, which can interfere with the control signals provided from the control IC chips 404 to the corresponding set of power transistors. As an example, pins of the power converter module 200 have a parasitic capacitance between about 0.06 pF and about 38 pF. This blocking of the EMI curtails the impact of the EMI on the control signals provided from the control IC chips 404 to the corresponding set of power transistors. The EMI is present, for example, due to a lack of grounding of the heat sink 432 or insufficient grounding of the heat sink 432. Such EMI, if unblocked, may interfere with the control signals, which in turn, changes an output of the power transistors, thereby distorting an output of the power converter module 400. However, inclusion of the K number of shielding planes along with the patterned DBC layer 448 curtails such interference, enabling proper operation of the power converter module 400.
As compared to the power converter module 200 of
The patterned DBC layer 500 as illustrated in
The interconnect 510 includes power transistors mounted thereon, namely low side power transistors 550 and high side power transistors 554. The low side power transistors 550 are controlled by the low side control IC chip 538, and the high side power transistors 554 are controlled by the high side control IC chip 542. In some examples, the low side power transistors 550 and the high side power transistors 554 are implemented as GaN FETs, such as N-channel GaN FETs. In other examples, transistors such as SiC FETs or GaO FETs are employable as the low side power transistors 550 and the high side power transistors 554. In still other examples, the low side power transistors 550 and the high side power transistors 554 are implemented as MOSFETS. In still other examples, the low side power transistors 550 and the high side power transistors 554 are implemented as BJTs.
As illustrated, the patterned DBC layer 500 and the interconnect 510 of the power converter module are fabricated such that a shielding plane, such as the first shielding plane 514, the second shielding plane 518 or the third shielding plane 522 underlies control IC chips, including the low side control IC chip 538 and the high side control IC chip 542. Accordingly, in situations where the power converter module is connected to a system bus (e.g., the system bus 428 of
The power converter module 600 includes a first high side transistor 604 and a second high side transistor 608. The first high side transistor 604 and the second high side transistor 608 correspond to the high side power transistors 354 of
The first high side transistor 604 and the second high side transistor 608 include a control node 622 (e.g., a gate or a base) that receives a high side control signal from a high side control IC chip 640. In some examples, the high side control signal provided to the control node 622 of the first high side transistor 604 and the control node 622 of the second high side transistor 608 are synchronous. Similarly, the first low side transistor 612 and the second low side transistor 616 include a control node 632 (e.g., a gate or a base) that receives a low side control signal from a low side control IC chip 642. In some examples, the low side control signal provided to the control node 632 of the first low side transistor 612 and the second low side transistor 616 are synchronous. Moreover, in some such examples, the high side control signal provided to the control node 622 of the first high side transistor 604 and the second high side transistor 608 are complements of the low side control signal provided to the control node 632 of the first low side transistor 612 and the second low side transistor 616.
The high side control IC chip 640 and the low side control IC chip 642 are mounted on a control module 643 (e.g., the control module 148 of
The power converter module 600 includes a positive DC input terminal 644 and a negative DC input terminal 646. The power converter module 600 also includes a DC output terminal 648. The DC output terminal 648 is coupled to a load 650 that is external to the power converter module 600. The positive DC input terminal 644 is coupled to a first input node 652 of the power converter module 600. The negative DC input terminal 646 is coupled to a second input node 656 of the power converter module 600. Additionally, the DC output terminal 648 is coupled to an output node 660 of the power converter module 600.
A first node of the decoupling capacitor 620 is coupled to the first input node 652 of the power converter module 600 and a second node of the decoupling capacitor 620 is coupled to the second input node 656. The first high side transistor 604 and the second high side transistor 608 include an input node 664 (e.g., a drain or collector) that is coupled to the first input node 652. The first high side transistor 604 and the second high side transistor 608 include an output node 668 (e.g., a source or emitter) that is coupled to the output node 660.
The first low side transistor 612 and the second low side transistor 616 include an input node 672 (e.g., a drain or collector) that is coupled to the output node 660 of the power converter module 600. The first low side transistor 612 and the second low side transistor 616 include an output node 676 (e.g., a source or emitter) that is coupled to the negative DC input terminal 646.
In operation, current flows in a current path 680 that traverses the decoupling capacitor 620, the first high side transistor 604, the second high side transistor 608, the first low side transistor 612 and the second low side transistor 616. The current path 680 forms a loop. However, as illustrated, if the first high side transistor 604, the second high side transistor 608, the first low side transistor 612 and the second low side transistor 616 are each turned on concurrently (e.g., operating in the linear or saturation region), a low resistance path (e.g., near a short circuit) between the positive DC input terminal 644 and the negative DC input terminal 646 occurs. Such a low resistance path can damage a power source (e.g., a battery) coupled to the positive DC input terminal 644 and the negative DC input terminal 646. Thus, as noted, the high side control signal provided by the high side control IC chip 640 and the low side control signal provided by the low side control IC chip 642 are complementary, thereby ensuring that at a given time, that the low side power transistors (e.g., the first low side transistor 612 and the second low side transistor 616) or the high side power transistors (e.g., the first high side transistor 604 and the second high side transistor 608) are turned off (operating in the cutoff region). However, without shielding planes (e.g., the shielding planes 152 of
As illustrated in
As illustrated in
As illustrated in
At 920, control IC chips (e.g., the K number of control IC chips 104 of
In some examples, the control IC chips are mounted on a laminate substrate of the control module. In such situations, the control IC chips are mounted on pads of a patterned ground plane on a first surface of the laminate substrate, and the shielding planes are situated on a second surface of the laminate substrate. In other examples, the control module does not include a laminate substrate. In such a situation, the shielding planes are formed on the patterned DBC layer of the first surface of the substrate, and a pads of an interconnect are mounted on the patterned DBC layer. In these examples, the control IC chips are mounted on the pads of the interconnect.
At 925, the control IC chips are coupled to the power transistors (e.g., through wire bonds and/or traces). At 930, molding is applied to the power converter module, to enable the power converter module to be connected to a system bus (e.g., the system bus 128) and thermally coupled to the heat sink.
Modifications are possible in the described embodiments, and other embodiments are possible, within the scope of the claims.
Kim, Woochan, Aoya, Kengo, Shibuya, Makoto, Arora, Vivek Kishorechand
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10811975, | Apr 18 2019 | ABB B V | Three-stage power converters for electric vehicle charging |
9450491, | Oct 23 2014 | Qualcomm Incorporated | Circuits and methods providing three-level signals at a synchronous buck converter |
9793804, | Oct 23 2014 | Qualcomm Incorporated | Circuits and methods for controlling a three-level buck converter |
20050167849, | |||
20070108582, | |||
20120242299, | |||
20180096951, | |||
20200075541, | |||
20220045612, | |||
20220102251, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 23 2021 | KIM, WOOCHAN | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 057331 | /0255 | |
Aug 23 2021 | SHIBUYA, MAKOTO | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 057331 | /0255 | |
Aug 23 2021 | AOYA, KENGO | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 057331 | /0255 | |
Aug 24 2021 | ARORA, VIVEK KISHORECHAND | Texas Instruments Incorporated | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 057331 | /0255 | |
Aug 30 2021 | Texas Instruments Incorporated | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 30 2021 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Mar 07 2026 | 4 years fee payment window open |
Sep 07 2026 | 6 months grace period start (w surcharge) |
Mar 07 2027 | patent expiry (for year 4) |
Mar 07 2029 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 07 2030 | 8 years fee payment window open |
Sep 07 2030 | 6 months grace period start (w surcharge) |
Mar 07 2031 | patent expiry (for year 8) |
Mar 07 2033 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 07 2034 | 12 years fee payment window open |
Sep 07 2034 | 6 months grace period start (w surcharge) |
Mar 07 2035 | patent expiry (for year 12) |
Mar 07 2037 | 2 years to revive unintentionally abandoned end. (for year 12) |