A method for semiconductor manufacturing is disclosed. The method includes receiving a device having a first surface through which a first metal or an oxide of the first metal is exposed. The method further includes depositing a dielectric film having Si, N, C, and O over the first surface such that the dielectric film has a higher concentration of N and C in a first portion of the dielectric film near the first surface than in a second portion of the dielectric film further away from the first surface than the first portion. The method further includes forming a conductive feature over the dielectric film. The dielectric film electrically insulates the conductive feature from the first metal or the oxide of the first metal.
|
1. A structure, comprising:
a substrate;
a dielectric layer that contains nitrogen or carbon, wherein a concentration of nitrogen or a concentration of carbon varies within the dielectric layer based on a distance away from a bottom surface of the dielectric layer;
a first photo-sensitive element and a second photo-sensitive element disposed over the substrate;
a first color filter and a second color filter disposed over the first photo-sensitive element and over the second photo-sensitive element, respectively; and
a first micro lens and a second micro lens disposed over the first color filter and the second color filter, respectively.
18. A structure, comprising:
a substrate; and
a dielectric layer that contains nitrogen, carbon, silicon, and oxygen;
wherein:
at a first location within the dielectric layer, the nitrogen or the carbon has a first concentration level;
at a second location within the dielectric layer, the nitrogen or the carbon has a second concentration level that is less than the first concentration level, the silicon or the oxygen has a third concentration level that is greater than the second concentration level; and
the second location is located farther from a bottom surface of the structure than the first location but is below a top surface of the dielectric layer.
13. A structure, comprising:
a substrate; and
a dielectric layer that contains an element that is nitrogen or carbon;
wherein:
the dielectric layer includes a first portion, a second portion, and a third portion;
the second portion is located farther away from a bottom surface of the dielectric layer than the first portion;
the third portion is located farther away from a bottom surface of the dielectric layer than the second portion;
a concentration of the element in the second portion is greater than the concentration of the element in the first portion; and
the concentration of the element in the third portion is greater than the concentration of the element in the first portion but less than the concentration of the element in the second portion.
2. The structure of
the dielectric layer contains nitrogen;
the concentration of nitrogen increases as a function of the distance until a peak concentration is reached at a first distance away from the bottom surface of the dielectric layer; and
the first distance is less than a total thickness of the dielectric layer.
3. The structure of
the concentration of nitrogen decreases from the first distance to a second distance away from the bottom surface of the dielectric layer; and
the second distance is greater than the first distance but less than the total thickness of the dielectric layer.
4. The structure of
the dielectric layer contains both nitrogen and carbon;
between the second distance and a third distance away from the bottom surface of the dielectric layer, the concentration of nitrogen is greater than the concentration of carbon within the dielectric layer;
between the third distance and a fourth distance away from the bottom surface of the dielectric layer, the concentration of nitrogen is less than the concentration of carbon within the dielectric layer;
the third distance is greater than the second distance; and
the fourth distance is greater than the third distance.
5. The structure of
the dielectric layer contains carbon; and
as the distance increases, the concentration of carbon increases until a first peak concentration is reached, after which the concentration of carbon declines and fluctuates, until a second peak concentration is reached at an upper surface of the dielectric layer.
6. The structure of
7. The structure of
10. The structure of
11. The structure of
12. The structure of
14. The structure of
the dielectric layer contains both nitrogen and carbon;
a concentration of nitrogen in the second portion is greater than the concentration of nitrogen in the first portion;
the concentration of nitrogen in the third portion is greater than the concentration of nitrogen in the first portion but less than the concentration of nitrogen in the second portion;
a concentration of carbon in the second portion is greater than the concentration of carbon in the first portion but less than the concentration of nitrogen in the second portion; and
the concentration of carbon in the third portion is greater than the concentration of carbon in the first portion and greater than the concentration of nitrogen in the third portion but less than the concentration of carbon in the second portion.
15. The structure of
the dielectric layer further contains silicon and oxygen;
in a substantial majority of the dielectric layer, a concentration of oxygen or a concentration of silicon are greater than a concentration of nitrogen or a concentration of carbon; and
at an upper surface of the dielectric layer, the concentration of carbon is greater than the concentration of oxygen, the concentration of oxygen is greater than the concentration of silicon, and the concentration of silicon is greater than the concentration of nitrogen.
16. The structure of
17. The structure of
a dielectric structure implemented directly over a plurality of gates;
a dielectric isolation structure implemented between a pair of photo-diodes in an image sensor; or
a dielectric liner of a through-silicon via (TSV).
19. The structure of
20. The structure of
|
This application is a continuation patent application of U.S. patent application Ser. No. 16/681,556, filed on Nov. 12, 2019, entitled “An Improved Dielectric Film for Semiconductor Fabrication”, which is a divisional application of U.S. application Ser. No. 16/050,058, filed Jul. 31, 2018, which is a divisional of U.S. application Ser. No. 15/282,258, filed Sep. 30, 2016, the disclosures of each of which are hereby incorporated by reference in their entireties.
Dielectric films are an essential element in semiconductor fabrication. For example, inter-layer dielectric (ILD) films are used in integrated circuits (IC) for embedding various metal vias and metal wires of the IC. For another example, dielectric films are used in deep trench isolation features in CMOS image sensors such as FSI (front-side illuminated) image sensors and BSI (back-side illuminated) image sensors. For yet another example, dielectric films are used as lining layers in through-silicon vias (TSV) in 3D (three-dimensional) IC packaging.
One main function of the dielectric films is to electrically insulate different metal features. For example, when fabricating an IC with high-k metal gate transistors, it is a typical practice to deposit a silicon oxide film (a dielectric film) over the metal gate and form metal vias and metal wires over the silicon oxide film. The silicon oxide film is supposed to insulate the metal gate from the metal vias and metal wires. However, one issue sometimes arises: the metal gate may react with certain chemistries during the deposition of the silicon oxide film, resulting in some metal compounds mixed in the finally deposited silicon oxide film. These metal compounds may lead to circuit shorts between the metal gate and the metal vias subsequently fabricated.
Accordingly, an improved dielectric film for semiconductor fabrication and methods of making the same are desired.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
The present disclosure is generally related to dielectric films for semiconductor fabrication, and more particularly to an improved dielectric film having Si, N, C, and O contents. In an embodiment, the improved dielectric film has a higher concentration of N and C in its lower portion than in its upper portion. This property helps electrically insulate metal elements (e.g., metal gates) underneath the dielectric film from metal elements (e.g., metal vias) that are above the dielectric film. The improved dielectric film may be deposited using, for example, low-temperature chemical vapor deposition (LT CVD) or atomic layer deposition. According to some embodiments of the provided subject matter, the precursors used for depositing the improved dielectric film do not (or insignificantly) react with the metal elements underneath. Therefore it reduces the likelihood of metal leakage sometimes seen with silicon oxide dielectric films. More detailed description of the improved dielectric film and the methods of making same are discussed below in conjunction with
Referring to
Referring to
An embodiment of the device 100 is shown in
Still referring to
The substrate 102 is a silicon substrate in the present embodiment. In alternative embodiments, the substrate 102 includes other elementary semiconductors such as germanium; a compound semiconductor such as silicon carbide, gallium arsenide, indium arsenide, and indium phosphide; or an alloy semiconductor, such as silicon germanium carbide, gallium arsenic phosphide, and gallium indium phosphide. In embodiments, the substrate 102 may include silicon on insulator (SOI) substrate, be strained and/or stressed for performance enhancement, include epitaxial regions, include isolation regions, include doped regions, and/or include other suitable features and layers.
The S/D features 104 may include heavily doped S/D (HDD) (such as the S/D feature 104 on the left), lightly doped S/D (LDD), raised regions, strained regions, epitaxially grown regions (such as the two S/D features 104 on the right), and/or other suitable features. The S/D features 104 may be formed by etching and epitaxial growth, halo implantation, S/D implantation, S/D activation, and/or other suitable processes. The silicide features 106 are formed directly over the S/D features 104 for reducing S/D contact resistance and may include self-aligned silicidation (salicidation). For example, the silicide features 106 may be formed by a process that includes depositing a metal layer, annealing the metal layer such that the metal layer is able to react with semiconductor material in the S/D features 104 to form silicide or germane-silicidation, and then removing the non-reacted metal layer. The transistor channels 105 are sandwiched between a pair of S/D features 104. The transistor channels 105 conduct currents between the respective S/D features 104 when the semiconductor device 100 is in use. In an embodiment, the substrate 102 includes fin-like active regions for forming multi-gate FETs such as FinFETs. To further this embodiment, the S/D features 104 and the transistor channels 105 are formed in or on the fins.
The gate stacks 108 are disposed over the transistor channels 105. Each gate stack 108 is a multi-layer structure. In an embodiment, the gate stack 108 includes an interfacial layer 107, a gate dielectric layer 110, a work function metal layer 112, a metal fill layer 114, and other layers (not labeled). The interfacial layer 107 may include a dielectric material such as silicon oxide (SiO2) or silicon oxynitride (SiON), and may be formed by chemical oxidation, thermal oxidation, atomic layer deposition (ALD), chemical vapor deposition (CVD), and/or other suitable methods. The gate dielectric layer 110 may include a high-k dielectric layer such as hafnium oxide (HfO2), zirconium oxide (ZrO2), lanthanum oxide (La2O3), titanium oxide (TiO2), yttrium oxide (Y2O3), strontium titanate (SrTiO3), other suitable metal-oxides, or combinations thereof; and may be formed by ALD and/or other suitable methods. The work function metal layer 112 may be a p-type or an n-type work function layer. The p-type work function layer comprises a metal selected from, but not limited to, the group of titanium nitride (TiN), tantalum nitride (TaN), ruthenium (Ru), molybdenum (Mo), tungsten (W), platinum (Pt), or combinations thereof. The n-type work function layer comprises a metal selected from, but not limited to, the group of titanium (Ti), aluminum (Al), tantalum carbide (TaC), tantalum carbide nitride (TaCN), tantalum silicon nitride (TaSiN), or combinations thereof. The work function metal layer 112 may include a plurality of layers and may be deposited by CVD, PVD, and/or other suitable process. The metal fill layer 114 may include aluminum (Al), tungsten (W), cobalt (Co), copper (Cu), and/or other suitable materials. The metal fill layer 114 may be formed by CVD, PVD, plating, and/or other suitable processes. The gate stacks 108 may be formed in a gate-first process or a gate-last process (i.e., a replacement gate process).
The gate spacers 116 may be a single layer or multi-layer structure disposed on sidewalls of the gate stacks 108. In an embodiment, the spacers 116 include a low-k (e.g., k<3.9) dielectric material. In some embodiments, the gate spacers 116 include a dielectric material, such as silicon oxide (SiO2), silicon nitride (SiN), silicon oxynitride (SiON), other dielectric material, or combination thereof. In an example, the gate spacers 116 is formed by blanket depositing a first dielectric layer (e.g., a SiO2 layer having a uniform thickness) as a liner layer over the device 100 and a second dielectric layer (e.g., a SiN layer) as a main D-shaped spacer over the first dielectric layer, and then, anisotropically etching to remove portions of the dielectric layers to form the gate spacers 116.
The CES layer 118 may include a dielectric material such as silicon nitride (SiN), silicon oxide (SiO2), silicon oxynitride (SiON), and/or other materials. The CES layer 118 may be formed by plasma enhanced CVD (PECVD) process and/or other suitable deposition or oxidation processes. The ILD layer 120 may include materials such as tetraethylorthosilicate (TEOS) oxide, un-doped silicate glass, or doped silicon oxide such as borophosphosilicate glass (BPSG), fused silica glass (FSG), phosphosilicate glass (PSG), boron doped silicon glass (BSG), and/or other suitable dielectric materials. The ILD layer 120 may be deposited by a PECVD process, a flowable CVD (FCVD) process, or other suitable deposition technique.
In an embodiment, the CES layer 118 is deposited over the substrate 102 covering various structures thereon, and the ILD layer 120 is deposited over the CES layer 118. Subsequently, a chemical mechanical polishing (CMP) process is performed to planarize and partially remove the ILD layer 120 and the CES layer 118, producing a planar top surface 130, which includes top surfaces of the gate stacks 108. Particularly, one or more metal elements and/or one or more metal oxides are exposed through the surface 130. For example, the metal fill layer 114 is exposed at the surface 130 and may include Al, W, Co, Cu, and/or other suitable metal materials.
In some fabrication processes, a silicon oxide film is formed over the surface 130, and metal vias and metal wires are subsequently formed in or on the silicon oxide film. For example, the silicon oxide film may be formed by reducing silane (SiH4) with oxygen using a chemical vapor deposition (CVD) method. An issue sometimes arises with such fabrication processes—the metal elements exposed at the surface 130 may react with silicon radicals during the deposition, thereby forming Si-Metal alloys. Such reaction may be explained as follows:
SiH4+O2+Metal→SiO2+SiOH+H2O+Si-Metal (1)
The Si-Metal alloy may be randomly distributed in the SiO2 film, and may include aluminum silicon alloy, copper silicon alloy, or other metal silicon alloys, depending on the metal elements in the metal fill layer 114 as well as in other IC features exposed at the surface 130. When metal vias (such as the metal vias 154 on
At operation 14, the method 10 (
BTBAS+O2+Metal→SiO2+SiCON+SiCN+SiC+Metal (2)
In the above reaction (2), Si radicals do not react with the Metal. Therefore, no Si-Metal alloy is produced. Further, the dielectric film 132 has a unique property that it contains higher concentrations of N and/or C at a lower portion 134 of the dielectric film 132 than in an upper portion 136. As used herein, the lower portion 134 refers to a portion of the dielectric film 132 that is near the surface 130, while the upper portion 136 refers to another portion of the dielectric film 132 that is away from the surface 130. This property is further shown in
Referring to
In embodiments, the LT CVD process of the operation 14 is performed at a temperature below the melting point of the metal elements in the surface 130. For example, the LT CVD process may be performed at a temperature ranging from 300 to 400 degrees Celsius which is below the melting points of aluminum (660.3° C.) and copper (1,085° C.). When the metal fill layer 114 uses Co or W (whose melting points are 1,495° C. and 3,422° C. respectively), a higher temperature may be used for the CVD process. Further, the LT CVD process may use other organic compounds having silicon and nitrogen in addition to, or in place of, BTBAS. For example, the LT CVD process may use other amino silane such as BDEAS (bis(diethylamino)silane) and TIPAS (tris(isopropylamino)silane). For another example, the organic compound may be BDEAES (bis(diethylamino)ethylsilane) or TEAS (tris(ethylamino)silane). The organic compounds BTBAS, BDEAS, TIPAS, BDEAES, and TEAS have the following structural chemical formula:
##STR00001##
Still further, the operation 14 may use an atomic layer deposition (ALD) process to form the dielectric film 132. The ALD process use oxygen and an organic compound having silicon and nitrogen as precursors and is performed at a temperature below the melting point of the metal elements in the surface 130. The organic compound may be one of BTBAS, BDEAS, TIPAS, BDEAES, TEAS, and other suitable organic compounds.
At operation 16, the method 10 (
In an embodiment, the process of forming the S/D contact 144 includes forming a contact hole through the dielectric film 132, the ILD layer 120, and the CES layer 118, thereby exposing the silicide feature 106. The contact hole may be formed using a photolithography process and an etching process. Subsequently, a barrier layer 142 is deposited on sidewalls of the contact hole and the S/D contact 144 is deposited in the contact hole over the barrier layer 142. The S/D contact 144 may use a metal such as aluminum (Al), tungsten (W), copper (Cu), cobalt (Co), combinations thereof, or other suitable metal; and can be deposited using a suitable process, such as CVD, PVD, plating, and/or other suitable processes. A CMP process may be performed to planarize the top surface of the device 100 after the S/D contact 144 has been deposited. In this embodiment, the dielectric film 132 and the barrier layer 142 collectively prevent metal leakage between the S/D contact 144 and the metal elements of the metal gates 108.
In an embodiment, the process of forming the metal vias 154 and the metal wires 156 includes depositing one or more dielectric layers 150 over the dielectric film 132. The one or more dielectric layer 150 may include low-k dielectric material(s), extreme low-k dielectric material(s), nitrogen-free anti-reflective material(s), and other suitable dielectric materials. Then, single damascene or dual damascene process is used for forming the metal vias 154 and the metal wires 156 that are embedded in the dielectric layers 150. In one example, via holes and wire trenches are formed in the dielectric layers 150 by one or more photolithography processes and etching processes. A metal barrier layer 152, such as TiN, is formed on sidewalls of the via holes and the wire trenches. Subsequently, a metal such as aluminum (Al), tungsten (W), copper (Cu), cobalt (Co), combinations thereof, or other suitable metal is deposited into the via holes and the wire trenches over the barrier layer 152, thereby forming the metal vias 154 and the metal wires 156. A CMP process may be performed to remove the metal material outside of the wire trenches. The dielectric film 132 effectively insulates the metal vias 154 from the metal fill layer 114 of the metal gates 108.
At operation 18, the method 10 performs further operations to complete the fabrication of the device 100. For example, the method 10 may form additional layers of an interconnect structure over the metal wires 156.
Still referring to
Referring to
Referring to
Although not intended to be limiting, one or more embodiments of the present disclosure provide many benefits to semiconductor fabrication. For example, an improved dielectric film according to the present disclosure provides effective electrical insulation between metal elements such as metal gates and metal vias. The methods of depositing the improved dielectric film do not produce silicon metal alloy, which effectively prevents metal leakage and metal diffusion. As high-k metal gates become popular in advanced semiconductor fabrication, this improved dielectric film provides an effective solution to the problem of metal gate shorting defects and metal diffusion through thin dielectric films. Further, the provided methods can be easily integrated into existing semiconductor process flows.
In one exemplary aspect, the present disclosure is directed to a method for semiconductor manufacturing. The method includes receiving a device having a first surface through which a first metal or an oxide of the first metal is exposed. The method further includes depositing a dielectric film having Si, N, C, and O over the first surface such that the dielectric film has a higher concentration of N and C in a first portion of the dielectric film near the first surface than in a second portion of the dielectric film further away from the first surface than the first portion. The method further includes forming a conductive feature over the dielectric film.
In another exemplary aspect, the present disclosure is directed to a method for semiconductor manufacturing. The method includes receiving a device having a first surface through which a semiconductor material or a first metal of the device is exposed. The method further includes depositing a dielectric film having Si, N, C, and O over the first surface by a low temperature chemical vapor deposition (LT CVD) process such that the dielectric film has a higher concentration of C and N in a first portion of the dielectric film near the first surface than in a second portion of the dielectric film away from the first surface. The method further includes depositing a second metal over the dielectric film.
In yet another exemplary aspect, the present disclosure is directed to a semiconductor device. The semiconductor device includes a first layer having a first surface through which a first metal or an oxide of the first metal is exposed. The semiconductor device further includes a dielectric film directly over the first surface, wherein the dielectric film includes Si, N, C, and O, and has a higher concentration of C and N in a first portion of the dielectric film near the first surface than in a second portion of the dielectric film further away from the first surface than the first portion. The semiconductor device further includes a conductive feature over the dielectric film.
In an embodiment of the semiconductor device, the concentration of C in the first portion of the dielectric film is at least 10 times more than that in the second portion of the dielectric film. In another embodiment of the semiconductor device, the concentration of N in the first portion of the dielectric film is at least 10 times more than that in the second portion of the dielectric film. In yet another embodiment of the semiconductor device, each of the concentrations of C and N in the first portion of the dielectric film is at least 10 times more than that in the second portion of the dielectric film.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Wu, Cheng-Yi, Lee, Chin-Szu, Hung, Chia-Chun, Liu, Hsiang, Chu, Li-Hsuan, Wen, Ching-Wen, Chang, Chen Liang
Patent | Priority | Assignee | Title |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 28 2016 | WU, CHENG-YI | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 059509 | /0153 | |
Sep 28 2016 | CHU, LI-HSUAN | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 059509 | /0153 | |
Sep 28 2016 | HUNG, CHIA-CHUN | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 059509 | /0153 | |
Sep 28 2016 | CHANG, CHEN LIANG | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 059509 | /0153 | |
Sep 28 2016 | LEE, CHIN-SZU | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 059509 | /0153 | |
Sep 30 2016 | WEN, CHING-WEN | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 059509 | /0153 | |
Oct 12 2016 | LIU, HSIANG | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 059509 | /0153 | |
Apr 04 2022 | MANUFACTURING CO., LTD. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 04 2022 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Feb 13 2027 | 4 years fee payment window open |
Aug 13 2027 | 6 months grace period start (w surcharge) |
Feb 13 2028 | patent expiry (for year 4) |
Feb 13 2030 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 13 2031 | 8 years fee payment window open |
Aug 13 2031 | 6 months grace period start (w surcharge) |
Feb 13 2032 | patent expiry (for year 8) |
Feb 13 2034 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 13 2035 | 12 years fee payment window open |
Aug 13 2035 | 6 months grace period start (w surcharge) |
Feb 13 2036 | patent expiry (for year 12) |
Feb 13 2038 | 2 years to revive unintentionally abandoned end. (for year 12) |