A difference between subsequent measures of a second signal when a first signal crosses a threshold value can be used to estimate a delay between the first and second signal. The delay can be used to compensate for delays between an envelope power supply signal and a radio frequency (RF) input signal.
|
16. A method comprising:
measuring a magnitude of a second signal each time a first signal crosses a threshold value;
determining a difference between subsequent measurements of the magnitude of the second signal;
estimating a delay between the first signal and the second signal based on the difference between subsequent measurements of the second signal; and
generating an envelope tracking power supply signal based on the estimated delay between the first signal and the second signal.
1. delay estimation circuitry comprising:
programmable delay circuitry configured to delay a first signal by an amount determined by a delay control signal;
comparator circuitry coupled to the programmable delay circuitry and configured to:
detect when a magnitude of the first signal from the programmable delay circuitry crosses a threshold value; and
provide a measurement indicator signal in response to the magnitude of the first signal crossing the threshold value;
sample and hold circuitry coupled to the comparator circuitry and configured to sample and hold a magnitude of a second signal in response to the measurement indicator signal;
difference calculation circuitry coupled to the sample and hold circuitry and configured to:
calculate a difference between subsequent measurements of the magnitude of the second signal; and
provide a difference signal based on the difference; and
delay control circuitry coupled to the difference calculation circuitry and the programmable delay circuitry and configured to:
calculate a delay between the first signal and the second signal based on changes in the difference signal over time; and
provide the delay control signal based on the delay.
10. envelope power supply circuitry comprising:
envelope tracking power supply circuitry configured to provide an envelope power supply voltage based on a power envelope of a radio frequency input signal for a radio frequency power amplifier such that a delay between the envelope power supply voltage and the radio frequency input signal is based on a delay compensation control signal; and
delay estimation circuitry comprising:
programmable delay circuitry configured to delay a first signal by an amount determined by a delay control signal;
comparator circuitry coupled to the programmable delay circuitry and configured to:
detect when a magnitude of the first signal from the programmable delay circuitry crosses a threshold value; and
provide a measurement indicator signal in response to the magnitude of the first signal crossing the threshold value;
sample and hold circuitry coupled to the comparator circuitry and configured to sample and hold a magnitude of a second signal in response to the measurement indicator signal;
difference calculation circuitry configured to:
calculate a difference between subsequent measurements of the magnitude of the second signal; and
provide a difference signal based on the difference; and
delay control circuitry coupled to the difference calculation circuitry and configured to:
calculate a delay between the first signal and the second signal based on changes in the difference signal over time;
provide the delay compensation control signal based on the delay between the first signal and the second signal; and
provide the delay control signal based on the changes in the difference signal over time.
2. The delay estimation circuitry of
3. The delay estimation circuitry of
the first signal is one of a target envelope power supply voltage for a radio frequency power amplifier and an envelope power supply voltage for the radio frequency power amplifier; and
the second signal is an estimated envelope power supply current for the radio frequency power amplifier.
4. The delay estimation circuitry of
the first signal is one of a target envelope power supply voltage for a radio frequency power amplifier and an envelope power supply voltage for the radio frequency power amplifier; and
the second signal is an output power of the radio frequency power amplifier.
5. The delay estimation circuitry of
6. The delay estimation circuitry of
additional programmable delay circuitry configured to delay the second signal by an amount determined by an additional delay control signal;
additional comparator circuitry coupled to the additional programmable delay circuitry and configured to:
detect when a magnitude of the second signal from the additional programmable delay circuitry crosses an additional threshold value; and
provide an additional measurement indicator signal in response to the magnitude of the second signal crossing the additional threshold value;
additional sample and hold circuitry coupled to the additional comparator circuitry and configured to sample and hold a magnitude of the first signal in response to the additional measurement indicator signal;
additional difference calculation circuitry configured to:
calculate a difference between subsequent measurements of the magnitude of the first signal; and
provide an additional difference signal based on the difference; and
wherein the delay control circuitry is further coupled to the additional difference calculation circuitry and the additional programmable delay circuitry and further configured to:
calculate the delay between the first signal and the second signal based on changes in the difference signal and the additional difference signal over time; and
provide the additional delay control signal based on the delay.
7. The delay estimation circuitry of
8. The delay estimation circuitry of
9. The delay estimation circuitry of
11. The envelope power supply circuitry of
the first signal is one of a target envelope power supply voltage for the radio frequency power amplifier and the envelope power supply voltage for the radio frequency power amplifier; and
the second signal is an estimated envelope power supply current for the radio frequency power amplifier.
12. The envelope power supply circuitry of
the first signal is one of a target envelope power supply voltage for the radio frequency power amplifier and the envelope power supply voltage for the radio frequency power amplifier; and
the second signal is an output power of the radio frequency power amplifier.
13. The envelope power supply circuitry of
additional programmable delay circuitry configured to delay the second signal by an amount determined by an additional delay control signal;
additional comparator circuitry coupled to the additional programmable delay circuitry and configured to:
detect when a magnitude of the second signal from the additional programmable delay circuitry crosses an additional threshold value; and
provide an additional measurement indicator signal in response to the magnitude of the second signal crossing the additional threshold value;
additional sample and hold circuitry coupled to the additional comparator circuitry and configured to sample and hold a magnitude of the first signal in response to the additional measurement indicator signal;
additional difference calculation circuitry configured to:
calculate a difference between subsequent measurements of the magnitude of the first signal; and
provide an additional difference signal based on the difference; and
wherein the delay control circuitry is further coupled to the additional difference calculation circuitry and further configured to:
calculate the delay between the first signal and the second signal based on changes in the difference signal and the additional difference signal over time; and
provide the additional delay control signal based on changes in the additional difference signal over time.
14. The envelope power supply circuitry of
15. The envelope power supply circuitry of
17. The method of
18. The method of
the first signal is one of a target envelope power supply voltage for a radio frequency power amplifier and an envelope power supply voltage for the radio frequency power amplifier; and
the second signal is an estimated envelope power supply current for the radio frequency power amplifier.
19. The method of
the first signal is one of a target envelope power supply voltage for a radio frequency power amplifier and an envelope power supply voltage for the radio frequency power amplifier; and
the second signal is an output power of the radio frequency power amplifier.
20. The method of
|
The present disclosure is related to envelope tracking power supplies for radio frequency (RF) power amplifiers, and in particular to systems and methods for alignment of envelope tracking signals with RF input signals.
Envelope tracking power supplies for radio frequency (RF) power amplifiers enable increased performance and efficiency by providing a supply voltage that tracks a power envelope of an RF input signal. Often, an envelope tracking power supply voltage is delayed or advanced with respect to the RF input signal. This may cause the RF power amplifier to fail to meet linearity or error vector magnitude requirements. To synchronize an envelope tracking power supply voltage with an RF input signal, the delay between the signals must first be known. Accordingly, there is a need for improved envelope tracking power supply circuitry and in particular for delay estimation circuitry for envelope tracking power supply circuitry.
In one embodiment, delay estimation circuitry includes programmable delay circuitry, comparator circuitry, sample and hold circuitry, difference calculation circuitry, and delay control circuitry. The programmable delay circuitry is configured to delay a first signal by an amount determined by a delay control signal. The comparator circuitry is coupled to the programmable delay circuitry and configured to detect when a magnitude of the first signal crosses a threshold value and provide a measurement indicator signal in response thereto. The sample and hold circuitry is coupled to the comparator circuitry and configured to sample and hold a magnitude of a second signal in response to the measurement indicator signal. The difference calculation circuitry is coupled to the sample and hold circuitry and configured to calculate a difference between subsequent measurements of the magnitude of the second signal and provide a difference signal based on the difference. The delay control circuitry is coupled to the difference calculation circuitry and the programmable delay circuitry and configured to calculate a delay between the first signal and the second signal based on changes in the difference signal over time and provide the delay control signal based on the changes in the delay. Calculating the delay based on a difference between subsequent measurements of the second signal when the first signal crosses the threshold value results in precise and fast determination of the delay, which can then be used in some embodiments to compensate for a delay between an envelope power supply signal and an RF input signal.
In one embodiment, the first signal and the second signal are monotonically related. The first signal may be a target envelope power supply voltage for an RF power amplifier or an envelope power supply voltage for the RF power amplifier. The second signal may be an estimated power supply current for the RF power amplifier or an output power of the RF power amplifier.
In one embodiment, the delay estimation circuitry further includes additional programmable delay circuitry, additional comparator circuitry, additional sample and hold circuitry, and additional difference calculation circuitry. The additional programmable delay circuitry is configured to delay the second signal by an amount determined by an additional delay control signal. The additional comparator circuitry is coupled to the additional programmable delay circuitry and configured to detect when a magnitude of the second signal crosses an additional threshold value and provide an additional measurement indicator signal in response thereto. The additional sample and hold circuitry is coupled to the additional comparator circuitry and configured to sample and hold a magnitude of the first signal in response to the additional measurement indicator signal. The additional difference calculation circuitry is configured to calculate a difference between subsequent measurements of the magnitude of the first signal and provide an additional difference signal based thereon. The delay control circuitry is further coupled to the additional difference calculation circuitry and the additional programmable delay circuitry and configured to calculate the delay between the first signal and the second signal based on changes in the difference signal and the additional difference signal over time and provide the additional delay control signal based on the delay.
In another aspect, any of the foregoing aspects individually or together, and/or various separate aspects and features as described herein, may be combined for additional advantage. Any of the various features and elements as disclosed herein may be combined with one or more other disclosed features and elements unless indicated to the contrary herein.
Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.
The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Embodiments are described herein with reference to schematic illustrations of embodiments of the disclosure. As such, the actual dimensions of the layers and elements can be different, and variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are expected. For example, a region illustrated or described as square or rectangular can have rounded or curved features, and regions shown as straight lines may have some irregularity. Thus, the regions illustrated in the figures are schematic and their shapes are not intended to illustrate the precise shape of a region of a device and are not intended to limit the scope of the disclosure. Additionally, sizes of structures or regions may be exaggerated relative to other structures or regions for illustrative purposes and, thus, are provided to illustrate the general structures of the present subject matter and may or may not be drawn to scale. Common elements between figures may be shown herein with common element numbers and may not be subsequently re-described.
To further illustrate this point,
For example, in
In addition to measuring and comparing the magnitude of the supply current Icc at subsequent crossings of the supply voltage Vcc and the threshold voltage Vthresh to determine a delay between the signals, the opposite can also be done either independently or simultaneously. That is, the magnitude of the supply voltage Vcc can be measured and compared at subsequent crossings of the supply current Icc and a threshold current Ithresh to determine the delay between the signals. When done simultaneously, these measurements can improve the accuracy of the delay measurement between the signals.
Accordingly,
For example, in
Notably, the supply voltage Vcc and the supply current Icc are only two examples of signals between which a delay can be measured using the principles discussed herein. In general, the principles described herein can be used to measure a delay between any two signals that are monotonically related. In one embodiment, the principles discussed herein are used to measure a delay between the supply voltage Vcc and an output power Pout of the RF power amplifier 10. Further, one or more of the signals between which a delay is measured may be an estimated signal. In such a case, the estimated signal may be based on the signal it is being measured against. For example, the supply voltage Vcc as measured or estimated may be used to estimate the supply current Icc based on some relationship between the two, and the delay between these signals can then be measured.
In general, the present disclosure contemplates the use of any circuitry for measuring the delay between monotonically related signals as discussed above. An example of delay estimation circuitry 18 is shown in
In operation, a first signal S1 is provided to the comparator circuitry 22. A second signal S2 is provided to the programmable delay circuitry 20. The second signal S2 may be directly provided to the programmable delay circuitry 20, or may be an estimated signal generated by signal estimation circuitry 30 based on the first signal S1 and one or more proxy signals Sprox related to the second signal S2. The programmable delay circuitry is configured to delay the second signal S2 by an amount determined by a delay control signal DELc, which is provided by the delay control circuitry 28 as discussed below. The first signal S1 is provided to the comparator circuitry 22 along with a threshold value TH. When the first signal S1 crosses the threshold value TH, the comparator circuitry 22 provides a measurement indicator signal MI, which momentarily activates a switch SW in the sample and hold circuitry 24 to store a measured second signal S2_meas in a capacitor CAP. Notably, the measured second signal S2_meas is based on the delayed second signal S2_del. The difference calculation circuitry 26 calculates a difference between the measured second signal S2_meas and a previously measured second signal S2, providing a difference signal DIFF that is indicative of this value. In some embodiments, the difference signal DIFF is equal to the difference between the subsequent measurements of the second signal S2. The delay control circuitry 28 receives the difference signal DIFF and provides the delay control signal DELc based on changes in the difference signal DIFF over time (e.g., an average of the difference signal over time). As discussed above, the delay control signal DELc controls the amount the second signal S2 is delayed before delivery to the sample and hold circuitry 24. The delay control circuitry 28 adjusts the delay control signal DELc iteratively to minimize the difference between subsequent measurements of the second signal S2 and thus the magnitude of the difference signal DIFF. The delay control circuitry 28 may estimate the delay between the first signal S1 and the second signal S2 based on the delay control signal DELc that minimizes the difference signal DIFF. The delay control signal DELc may provide a signal indicative of the estimated delay as a delay compensation control signal DELcomp, which as discussed below may be used to align an envelope power supply signal with an RF input signal.
Notably, the delay estimation circuitry 18 in
The programmable delay circuitry 20 is coupled between an input and the sample and hold circuitry 24 as discussed above, but also between the input and the additional comparator circuitry 34. The additional programmable delay circuitry 32 is coupled between an input and the additional sample and hold circuitry 36, as well as between the input and the comparator 22, such that the comparator 22 is coupled between the additional programmable delay circuitry 32 and the sample and hold circuitry 24. The additional comparator circuitry 34 is coupled between the programmable delay circuitry 20 and the additional sample and hold circuitry 36. The additional sample and hold circuitry 36 is coupled between the additional comparator circuitry 34 and the additional difference calculation circuitry 38. The additional difference calculation circuitry 38 is coupled between the additional sample and hold circuitry 36 and the delay control circuitry 28.
In operation, the programmable delay circuitry 20, the comparator circuitry 22, the sample and hold circuitry 24, the difference calculation circuitry 26, and the delay control circuitry 28 can operate in a substantially similar way as described above. The additional programmable delay circuitry 32 is configured to delay the first signal S1 by an amount determined by an additional delay control signal DELca, which is provided by the delay control circuitry 28 as discussed below. Since the additional programmable delay circuitry 32 is coupled to the comparator 22, the comparator 22 performs the same function discussed above using a delayed version of the first signal S1_del instead of the first signal S1. The additional comparator circuitry 34 receives the delayed second signal S2_del and an additional threshold value THa. When the delayed second signal S2_del crosses the additional threshold value THa, the additional comparator circuitry 34 provides an additional measurement indicator signal MIa, which momentarily activates an additional switch SWa in the additional sample and hold circuitry 36 to store a measured first signal S1_meas in an additional capacitor CAPa. Notably, the measured first signal S1_meas is based on the delayed first signal S1_del. The additional difference calculation circuitry 38 calculates a difference between the measured first signal S1_meas and a previously measured first signal S1, providing an additional difference signal DIFFa that is indicative of this value. In some embodiments, the additional difference signal DIFFa is equal to the difference between the subsequent measurements of the first signal S1. The delay control circuitry 28 receives the difference signal DIFF and the additional difference signal DIFFa. Depending on whether the first signal S1 is delayed with respect to the second signal S2 or vice versa, the delay control circuitry 28 provides the delay control signal DELc and the additional delay control signal DELca to delay one of the first signal S1 and the second signal S2. Notably, only one of the first signal S1 and the second signal S2 are delayed at a given time. For example, if the first signal S1 is advanced with respect to the second signal S2, the delay control circuitry 28 provides the delay control signal DELc to cause the programmable delay circuitry 20 to delay the second signal S2 and provides the additional delay control signal DELca to cause the additional programmable delay circuitry 32 not to delay the first signal S1. In the opposite scenario in which the first signal S1 is delayed with respect to the second signal S2, the delay control circuitry 28 provides the delay control signal DELc to cause the programmable delay circuitry 20 not to delay the second signal S2 and provides the additional delay control signal DELca to cause the additional programmable delay circuitry 32 to delay the first signal S1. As discussed above, by iteratively adjusting the delay control signal DELc and the additional delay control signal DELca to minimize the difference signal DIFF and the additional difference signal DIFFa, the delay control circuitry 28 can estimate a delay between the first signal S1 and the second signal S2, which may be indicated by the delay compensation control signal DELcomp.
As discussed above, the first signal S1 may be a measured, estimated, or target envelope power supply voltage Vcc as discussed above with respect to
The delay compensation control signal DELcomp may be directly proportional to the estimated delay between the first signal S1 and the second signal S2 or may be related to the estimated delay between the first signal S1 and the second signal S2 by any relationship.
The delay estimation circuitry 18 may be used in a variety of ways to align an envelope power supply signal with an RF input signal.
It is contemplated that any of the foregoing aspects, and/or various separate aspects and features as described herein, may be combined for additional advantage. Any of the various embodiments as disclosed herein may be combined with one or more other disclosed embodiments unless indicated to the contrary herein.
Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10868499, | Jul 30 2018 | Qorvo US, Inc. | Envelope tracking voltage tracker circuit |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 23 2021 | KHLAT, NADIM | Qorvo US, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 056150 | /0936 | |
May 05 2021 | Qorvo US, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 05 2021 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Mar 12 2027 | 4 years fee payment window open |
Sep 12 2027 | 6 months grace period start (w surcharge) |
Mar 12 2028 | patent expiry (for year 4) |
Mar 12 2030 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 12 2031 | 8 years fee payment window open |
Sep 12 2031 | 6 months grace period start (w surcharge) |
Mar 12 2032 | patent expiry (for year 8) |
Mar 12 2034 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 12 2035 | 12 years fee payment window open |
Sep 12 2035 | 6 months grace period start (w surcharge) |
Mar 12 2036 | patent expiry (for year 12) |
Mar 12 2038 | 2 years to revive unintentionally abandoned end. (for year 12) |