A method for fabricating adjacent electrically conducting and insulating regions in a silicon film is described. A substantially insulating layer of oxygenated, N or P doped, non-single crystalline silicon film is first formed. The film is then selectively laser irradiated so as to form an irradiated portion which is substantially conducting.
|
1. A method for fabricating adjacent electrically conducting and insulating regions in a silicon film, comprising:
forming a layer of oxygenated, doped, non-single crystalline silicon film, said film being substantially insulating; and selectively laser irradiating said film so as to form an irradiated portion which is substantially conducting.
2. A method in accordance with
3. A method in accordance with
4. A method in accordance with
5. A method in accordance with
7. A method in accordance with
8. A method in accordance with
disposing an apertured mask on the oxygenated, doped film; and laser irradiating through apertures in said mask.
9. A method in accordance with
10. A method in accordance with
providing a substrate having a surface; and forming said film on said substrate surface.
11. A method in accordance with
forming spaced first and second conducting portions in the silicon film; and forming a layer of electrically conducting material on said silicon film, so as to electrically interconnect said first and second portions.
|
The present invention relates to laser irradiation of silicon films. More particularly, it relates to the laser irradiation of an oxygenated, doped, non-single crystalline silicon film.
Silicon films can be characterized by their crystallographic structure and by the type and concentration of impurity atoms they contain. The structures can be classified as crystalline, polycrystalline and amorphous, and the silicon films can be doped with oxygen, hydrogen or typical N or P type conductivity modifiers. A large number of combinations of crystal structure, impurity type and impurity concentration are therefore possible. By manipulating these combinations, it is possible to create a silicon film having electrical properties within a wide range of values. Generally, the conductivity of a silicon film increases as the degree of its crystallinity increases and as the doping concentration of N or P type conductivity modifiers increases. Compared to polycrystalline silicon films, amorphous silicon films tend to be more insulating and single crystalline films tend to be more conducting. As described herein, materials having resistivities greater than approximately 108 ohm-centimeters will be characterized as insulating and materials having resistivities less than about 102 ohm-centimeters will be characterized as conducting.
Polycrystalline silicon films doped with N or P type conductivity modifiers are electrically conductive and are conventionally used as gates, contacts and interconnections in integrated circuit devices. In U.S. Pat. No. 4,198,246, PULSED LASER IRRADIATION FOR REDUCING RESISTIVITY OF A DOPED POLYCRYSTALLINE SILICON FILM, issued Apr. 15, 1980 to C. P. Wu, and in copending U.S. patent application Ser. No. 065,437, LOW RESISTIVITY POLYCRYSTALLINE SILICON FILM, filed Aug. 10, 1979 by C. P. Wu et al now U.S. Pat. No. 4,229,502, it is disclosed that the conductivity of N or P type polycrystalline silicon films can be further increased by subjecting them to thermal annealing or laser irradiation.
In contrast, oxygenated, polycrystalline silicon films are typically highly resistive and are conventionally used as insulating and passivating layers. Oxygenated polycrystalline silicon, hereinafter referred to as SIPOS, is an insulating material, although its conductivity can be increased if it is doped with an N or P type conductivity modifier. The resistivity of doped or undoped SIPOS can be further manipulated by varying its oxygen concentration, as is described in U.S. Pat. No. 4,014,037, SEMICONDUCTOR DEVICE, issued Mar. 22, 1977 to T. Matsushita and in U.S. Pat. No. 4,086,613, SEMICONDUCTOR DEVICE HAVING A PASSIVATED SURFACE AND METHOD OF MANUFACTURING THE DEVICE, issued Apr. 25, 1978 to J. P. H. Biet et al. The resistivity of pure (nonoxygenated) polycrystalline silicon is approximately 3×106 ohm-centimeters, whereas SIPOS containing approximately 20 atomic percent oxygen has a resistivity of approximately 1011 ohm-centimeters. Oxygenated, amorphous silicon is also substantially insulating, typically having a resistivity greater than 108 ohm-centimeters.
A method is disclosed for fabricating adjacent electrically conducting and insulating regions in a silicon film. Initially, a substantially insulating layer of oxygenated, N or P doped, non-single crystalline silicon film is formed. This film is then selectively laser irradiated so as to form an irradiated portion which is substantially conducting.
FIGS. 1 and 2 illustrated the process steps in a preferred embodiment of the present invention.
FIG. 3 illustrates an electrode/passivation layer structure fabricated by the present invention.
FIG. 4 illustrates an electrode/gate oxide structure fabricated by the present invention.
FIG. 5 illustrates an interconnection structure fabricated by the present invention.
In the preferred embodiment, as illustrated in FIG. 1, a layer of oxygenated, N or P doped, non-single crystalline silicon film 12 is formed on a substrate 10. The substrate 10 is not essential to the invention, although it provides a carrier on which to form the silicon film 12 and it may be used in conjunction with the silicon film 12 to create, for example, a semiconductor device. The substrate 10 can be a conductor, semiconductor, semiinsulator or insulator, and it can be of any crystalline or non-crystalline structure. In one example, the substrate 10 is single crystalline silicon, appropriately doped to create a diode, transistor or thyristor.
The material of the silicon film 12 is oxygenated, N or P type non-single crystalline silicon. It can be either N or P type SIPOS, or oxygenated, N or P type amorphous silicon. It is essential to the invention that the film 12 be doped with both oxygen and an N or P type conductivity modifier. A film so described will be substantially insulating; it will have a resistivity greater than 108 ohm-centimeters. This insulating silicon film 12 can be formed by conventional methods, such as by the thermal decomposition of silane in an atmosphere containing both a source of oxygen and the appropriate N or P type dopant. An appropriate thickness for the film 12 would be about 0.1-10μ.
The silicon film layer 12 is then selectively irradiated by laser irradiation 14. A laser pulse from a Nd-YAG laser operated at a level of 0.45 joules/cm2 has produced the results described herein. The wavelength of the radiation was 0.53 micrometers and the pulse duration was 90 nanoseconds. Although these parameters have been experimentally verified, it should be recognized that the invention is not limited to a Nd-YAG laser or these operating parameters. Other lasers, such as Nd-glass, as well as other wavelengths and combinations of power level and pulse duration should be expected to yield similar results. Additionally, multiple laser pulses can be used. For example, a multiple laser pulse might be used if one desires to monitor film resistivity changes between pulses.
The selectivity of the radiation 14 can be regulated, for example, by optically focusing the radiation 14, or by using an apertured mask 16 disposed on the silicon film 12. The mask 16 is made of a material which is opaque to the radiation 14 and it includes an aperture 18 corresponding to that portion of the insulating film 12 which will be made conductive. Any metal, for example, is a suitable mask 16 material.
Following the irradiation, the mask 16 is removed, as illustrated in FIG. 2. That portion of the film 12 which was irradiated 20 has now been rendered substantially conductive. In the cited example, the original oxygenated, doped, non-single crystalline silicon film 12 had a resistivity on the order of approximately 1011 ohm-centimeters. As a result of the described laser pulse, the irradiated portion had a resistivity of 2.4 ohm-centimeters, a drop in resistivity of approximately 11 orders of magnitude. The result is an electrically conducting film 20 adjacent to an electrically insulating film 22; a structure which can serve a variety of functions in electronic devices.
FIGS. 3, 4 and 5 illustrate three embodiments of the present invention in semiconductor devices. FIG. 3 illustrates the invention being used as an electrode/passivating layer. In this embodiment, a semiconductor substrate 110 is provided, the substrate including regions of first and second conductivity type, 24 and 26 respectively. A PN junction 28 separates the first and second semiconductor regions 24 and 26, the PN junction 28 terminating at a substrate surface 30. A silicon film 112, similar to the previously described silicon film 12, is disposed on the substrate surface 30. A conducting portion 120 of the film 112 overlies the first semiconductor region 24 and a non-irradiated portion 122 overlies the PN junction 28 at the surface 30. This embodiment is particularly suitable for use in a semiconductor power device in which the PN junction 28 supports a relatively high voltage.
In FIG. 4, the present invention is embodied in the gate structure of an insulated gate field effect transistor (IGFET). In this exemplary embodiment, a semiconductor substrate 210, of first conductivity type, is provided. The substrate 210 includes a surface 230, and source and drain regions, 31 and 32 respectively, of second conductivity type, extend into the substrate from the surface 230. A silicon film 212 similar to the previously described silicon film 12 is disposed on the semiconductor surface 230. The film 212 is selectively irradiated such that conducting portions 220 are formed over the source and drain regions 31 and 32. That portion of the film 212 between the conducting portions 220 and overlying the substrate between the source and drain regions 31 and 32 is deliberately not irradiated, so that it remains an insulating portion 222.
Electrical contacts, which may be of conventional metallization, are disposed on the silicon film 212. A source electrode 36 overlies the conducting portion 220 overlying the source region 31, a drain electrode 38 overlies the conducting portion 220 which overlies the drain region 32 and a gate electrode 40 overlies the insulating portion 222 which overlies that portion of the substrate 210 between the source and drain regions. In this embodiment, the silicon film 212 simultaneously insulates the gate electrode 40 from the substrate and connects the source and drain electrodes 36 and 38 to the respective semiconductor regions 31 and 32. Furthermore, it should be recognized that this embodiment, described with reference to a planar FET is also applicable to nonplanar field effect devices such as vertical, double-diffused MOSFETS (VDMOS) and vertical, grooved MOSFETS (VMOS).
In FIG. 5, the present invention is embodied as an interconnection. In this embodiment, a substrate 310 is provided having a surface 330 and including first and second regions 41 and 42 spaced at surface 330 by a third region 43. The substrate 310 might be, for example, a semiconductor, and the first, second and third regions, 41, 42 and 43, might be internal semiconductor regions doped with N or P type conductivity modifiers. A silicon film 312, similar to the previous described film 12, is disposed on the surface 330 and is irradiated so as to form conducting portions 320 over the first and second regions 41 and 42. That portion of the film 312 disposed over the third region 43 remains an insulating portion 322. An electrically conducting film 44 of any electrically conductive material overlies the silicon film 312 so as to electrically connect the conducting portions 320 which overlie the first and second regions 41 and 42. The conducting film 44 is insulated from the third region 43 by the insulating portion 322 of the silicon film 312 between the conducting portions 320.
It should be recognized that the illustration in FIG. 5 represents an exemplary configuration and that other interconnection embodiments of the present invention are also possible. In FIG. 5, the first, second and third regions 41, 42 and 43 are illustrated as internal to the substrate 310, however, they may be external as well. For example, spaced first and second regions might be disposed on the external surface 330 and the described interconnection structure might be disposed on the surface 330 to bridge these external first and second regions. In this example, the first and second regions might be thin conductor film lines on the surface 330 of an insulating substrate 310. This is commonly referred to as a crossover structure in the thin film and semiconductor art.
Furthermore, it should be recognized that additional interconnection structures, as well as alternative electrode/passivation and insulated gate structures are possible within the scope of the present invention. The invention is generally applicable to structures in which it is desired to generate a film which incorporates selective conducting and insulating areas.
Patent | Priority | Assignee | Title |
4437225, | Jan 28 1981 | Tokyo Shibaura Denki Kabushiki Kaisha | Method of forming SOS devices by selective laser treatment and reactive formation of isolation regions |
4460417, | Oct 27 1981 | Nippon Telegraph & Telephone Corporation | Method of manufacturing insulating film and electric device utilizing the same |
4462150, | Nov 10 1981 | Tokyo Shibaura Denki Kabushiki Kaisha | Method of forming energy beam activated conductive regions between circuit elements |
4545111, | Jan 18 1983 | ENERGY CONVERSION DEVICES, INC | Method for making, parallel preprogramming or field programming of electronic matrix arrays |
4581620, | Jun 30 1980 | SEMICONDUCTOR ENERGY LABORATORY CO , LTD , A CORP OF JAPAN | Semiconductor device of non-single crystal structure |
4584028, | Sep 24 1984 | Fairchild Semiconductor Corporation | Neutralization of acceptor levels in silicon by atomic hydrogen |
4630355, | Mar 08 1985 | Energy Conversion Devices, Inc. | Electric circuits having repairable circuit lines and method of making the same |
4677742, | Jan 18 1983 | Ovonyx, Inc | Electronic matrix arrays and method for making the same |
4695479, | Mar 15 1985 | Sharp Kabushiki Kaisha | MOSFET semiconductor device and manufacturing method thereof |
4752118, | Mar 08 1985 | Energy Conversion Devices, Inc. | Electric circuits having repairable circuit lines and method of making the same |
4764432, | Jul 05 1985 | Max Planck-Gesellschaft Zur Forderung der Wissenschaften E.V. | Photo-mask with regions having a differing optical transmissivities |
4780428, | Mar 15 1985 | Sharp Kabushiki Kaisha | Mosfet semiconductor device and manufacturing method thereof |
4783424, | Sep 03 1981 | Tokyo Shibaura Denki Kabushiki Kaisha | Method of making a semiconductor device involving simultaneous connection and disconnection |
5029324, | Aug 26 1987 | Kabushiki Kaisha Toshiba | Semiconductor device having a semiconductive protection layer |
5047355, | Sep 21 1983 | Mosaid Technologies Incorporated | Semiconductor diode and method for making it |
5145741, | Jun 05 1989 | Converting ceramic materials to electrical conductors and semiconductors | |
5262350, | Jun 30 1980 | Semiconductor Energy Laboratory Co., Ltd. | Forming a non single crystal semiconductor layer by using an electric current |
5459098, | Oct 19 1992 | Marietta Energy Systems, Inc. | Maskless laser writing of microscopic metallic interconnects |
5859443, | Jun 30 1980 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
5930658, | Nov 26 1996 | Advanced Micro Devices, Inc. | Oxidized oxygen-doped amorphous silicon ultrathin gate oxide structures |
6271576, | Dec 05 1996 | FRIJOUF, ROBERT F | Laser synthesized ceramic sensors and method for making |
6303499, | Jun 01 1990 | Canon Kabushiki Kaisha | Process for preparing semiconductor device |
6355941, | Jun 30 1980 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
6670693, | Dec 05 1996 | FRIJOUF, ROBERT F | Laser synthesized wide-bandgap semiconductor electronic devices and circuits |
6900463, | Jun 30 1980 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
6939748, | Oct 13 2003 | FRIJOUF, ROBERT F | Nano-size semiconductor component and method of making |
7052944, | Jun 23 2000 | NLT TECHNOLOGIES, LTD | Thin-film transistor and method of manufacture thereof |
7237422, | May 09 2000 | University of Central Florida | Method of drawing a composite wire |
7262470, | Feb 06 2003 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor device |
7268063, | Jun 01 2004 | FRIJOUF, ROBERT F | Process for fabricating semiconductor component |
7419887, | Jul 26 2004 | FRIJOUF, ROBERT F | Laser assisted nano deposition |
7538394, | Dec 22 2004 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Compound semiconductor switch circuit device |
7603883, | May 09 2000 | University of Central Florida | Method of drawing a ceramic |
7645690, | Feb 15 2006 | Infineon Technologies Austria AG | Method for producing an integrated circuit having semiconductor zones with a steep doping profile |
7732321, | May 17 2004 | Cisco Technology, Inc | Method for shielding integrated circuits |
7732868, | Sep 09 2002 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor device |
7811914, | Apr 20 2006 | FRIJOUF, ROBERT F | Apparatus and method for increasing thermal conductivity of a substrate |
7897492, | Oct 06 2009 | Apparatus and method for transformation of substrate | |
7951632, | Jan 26 2005 | FRIJOUF, ROBERT F | Optical device and method of making |
8067303, | Sep 12 2006 | FRIJOUF, ROBERT F | Solid state energy conversion device |
8080836, | Jul 09 2007 | FRIJOUF, ROBERT F | Embedded semiconductor component |
8393289, | Jul 29 2004 | FRIJOUF, ROBERT F | Laser assisted nano deposition |
8450805, | Dec 22 2004 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Compound semiconductor switch circuit device |
8617669, | Apr 20 2006 | Partial Assignment to University of Central Florida | Laser formation of graphene |
8617965, | Feb 19 2004 | FRIJOUF, ROBERT F | Apparatus and method of forming high crystalline quality layer |
8674373, | Sep 18 2007 | University of Central Florida | Solid state gas dissociating device, solid state sensor, and solid state transformer |
8722451, | Sep 12 2006 | University of Central Florida | Solid state energy photovoltaic device |
8742506, | Sep 09 2002 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Protecting element having first and second high concentration impurity regions separated by insulating region |
8772061, | Sep 12 2006 | University of Central Florida | Process of making a solid state energy conversion device |
8828769, | Dec 02 2008 | University of Central Florida Research Foundation | Energy conversion device |
8912549, | Jan 26 2005 | University of Central Florida | Optical device and method of making |
9059079, | Sep 26 2012 | UT-Battelle, LLC | Processing of insulators and semiconductors |
9064798, | Jan 26 2005 | University of Central Florida | Optical device and method of making |
9601641, | Dec 10 2013 | APPLICOTE LLC | Ultra-high pressure doping of materials |
9620667, | Dec 10 2013 | AppliCote Associates LLC; APPLICOTE LLC | Thermal doping of materials |
9735142, | Sep 09 2002 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Method of forming a protecting element comprising a first high concentration impurity region separated by an insulating region of a substrate |
RE34658, | Jun 30 1980 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device of non-single crystal-structure |
Patent | Priority | Assignee | Title |
3771026, | |||
4014037, | Mar 30 1974 | Sony Corporation | Semiconductor device |
4059461, | Dec 10 1975 | Massachusetts Institute of Technology | Method for improving the crystallinity of semiconductor films by laser beam scanning and the products thereof |
4063967, | Oct 18 1974 | Siemens Aktiengesellschaft | Method of producing a doped zone of one conductivity type in a semiconductor body utilizing an ion-implanted polycrystalline dopant source |
4084986, | Apr 21 1975 | Sony Corporation | Method of manufacturing a semi-insulating silicon layer |
4086613, | Dec 19 1975 | U.S. Philips Corporation | Semiconductor device having a passivated surface and method of manufacturing the device |
4151008, | Nov 15 1974 | Spire Corporation | Method involving pulsed light processing of semiconductor devices |
4154625, | Nov 16 1977 | Bell Telephone Laboratories, Incorporated | Annealing of uncapped compound semiconductor materials by pulsed energy deposition |
4193183, | Jun 26 1978 | National Semiconductor Corporation | Infrared photolithographic process for constructing self-aligned electrodes |
4198246, | Nov 27 1978 | RCA Corporation | Pulsed laser irradiation for reducing resistivity of a doped polycrystalline silicon film |
4214918, | Oct 12 1978 | Stanford University | Method of forming polycrystalline semiconductor interconnections, resistors and contacts by applying radiation beam |
4229502, | Aug 10 1979 | RCA Corporation | Low-resistivity polycrystalline silicon film |
4234358, | Apr 05 1979 | AT & T TECHNOLOGIES, INC , | Patterned epitaxial regrowth using overlapping pulsed irradiation |
4240843, | May 23 1978 | AT & T TECHNOLOGIES, INC , | Forming self-guarded p-n junctions by epitaxial regrowth of amorphous regions using selective radiation annealing |
4243433, | Jan 18 1978 | Forming controlled inset regions by ion implantation and laser bombardment | |
4267011, | Sep 29 1978 | Tokyo Shibaura Denki Kabushiki Kaisha | Method for manufacturing a semiconductor device |
4272880, | Apr 20 1979 | Intel Corporation | MOS/SOS Process |
GB1176889, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 28 1980 | RCA Corporation | (assignment on the face of the patent) | / | |||
Aug 13 1999 | HARRIS SEMICONDUCTOR PATENTS, INC | Intersil Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 010247 | /0161 | |
Aug 13 1999 | Intersil Corporation | CREDIT SUISSE FIRST BOSTON, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 010351 | /0410 |
Date | Maintenance Fee Events |
Date | Maintenance Schedule |
Jul 13 1985 | 4 years fee payment window open |
Jan 13 1986 | 6 months grace period start (w surcharge) |
Jul 13 1986 | patent expiry (for year 4) |
Jul 13 1988 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 13 1989 | 8 years fee payment window open |
Jan 13 1990 | 6 months grace period start (w surcharge) |
Jul 13 1990 | patent expiry (for year 8) |
Jul 13 1992 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 13 1993 | 12 years fee payment window open |
Jan 13 1994 | 6 months grace period start (w surcharge) |
Jul 13 1994 | patent expiry (for year 12) |
Jul 13 1996 | 2 years to revive unintentionally abandoned end. (for year 12) |