In a digital data input circuit, a number of switches arranged in matrix of m rows by n columns (m, n: integer being equal to one or more) are operated in ON/OFF state and signals are obtained to represent setting state of the switches, amplifying means which are additionally connected before and after the switches are driven directly by power including ripple voltage generated by rectifying AC power, and pulse train signal for strobing output signal of the amplifier is generated from the power including the ripple voltage.
|
1. Digital data input circuit, wherein a number of switches arranged in matrix of m rows by an columns (m, n: integer being equal to one or more) are operated in ON/Off state, signals are supplied sequentially through first amplifying means to the corresponding switches of each of said n columns during phase periods different from each other, said signals being taken out of the switches of m rows through second amplifying means; said input circuit comprising rectifying means for rectifying AC power in full-wave rectification and supplying the rectified power as an output voltage to the first and second amplifying means, and signal generating means for converting the waveform of said output voltage of the rectifying means and generating a pulse train in synchronization with the frequency of the AC power source for enabling output signals of the second amplifying means.
2. Digital data input circuit as set forth in
3. Digital data input circuit as set forth in
|
This invention relates to digital data input circuits, and more particularly to an input circuit of a number of data bits driven by AC power source.
Some digital data input circuits use a photocoupler. Such photocoupler usually includes a light-emitting diode for receiving data, and a phototransistor for receiving light from the light-emitting diode and converting it again into electric signal. Furthermore, an amplifier is provided to amplify output of the phototransistor, and such elements of the photocoupler are usually driven by DC power supplied from DC power source.
FIG. 1 shows a circuit diagram of such digital input circuit in prior art. Key switches 1(a)-1(l) are arranged in matrix of eight rows by four columns as a whole, and scanning signals W0 -W3 to discriminate ON/OFF state of the switches are externally entered. The signals W0 -W3 are pulse signals each activated only during one pulse period and phase shifted from each other. The signals W0 -W3 are applied to cathode of light-emitting diodes 3(a)-3(d) in photocouplers 2(a)-2(d), and voltage of +5 V is applied to anode of the light-emitting diodes. Therefore, the light-emitting diodes 3(a)-3(d) perform the light emission at low level of the signals W0 -W3, and are connected in optical coupling with phototransistors 5(a)-5(d) respectively. Outputs of the phototransistors 5(a)-5(d) are connected to electrical amplifiers 6(a)-6(d), which supply signals X0 -X3 corresponding to W0 -W3 into one end of the switches 1(a), 1(e), 1(i); 1(b), 1(f), 1(j); 1(c), 1(g), 1(k); and 1(d), 1(h), 1(l). Other ends of the switches 1(a)-1(d); 1(e)-1(h); and 1(i)-1(l) are commonly connected through diodes 7(a)-7(d); 7(e)-7(h); and 7(i)-7(l) to resistors 8(a), 8(b), and 8(c) respectively.
Photodiodes 3(e), 3(f), and 3(g) of photocouplers 2(e), 2(f), and 2(g) are connected between other ends of the resistors 8(a), 8(b), and 8(c) and DC power source line 9. Phototransistors 5(e), 5(f), and 5(g) of the photocouplers 2(e), 2(f), and 2(g) are optically connected with the photodiodes 3(e), 3(f), and 3(g), and voltage of +5 V is applied to collector of the phototransistors 5(e), 5(f), and 5(g) through resistors 4(e), 4(f), and 4(g), thereby sense signals D0 -D7 are output from the collector.
A line 9 is connected to a battery 10, and a resistor 11 and a Zener diode 12 are connected in series between the line 9 and the ground. Voltage at the junction of the resistor 11 and the Zener diode 12 is applied to collector of the phototransistors 5(a)-5(d).
Referring now to FIG. 2 which shows a timing chart of signals W0 -W3, when the switch 1(a) is closed the signal W0 is transmitted only during its low level through the photocoupler 2(a), the amplifier 6(a), the switch 1(a), the diode 7(a), the resistor 8(a) and the photocoupler 2(e), thereby signal D0 becomes low (significant). In other periods, i.e. when signals W1 -W3 become low, none of signals D0 -D7 become low and thus the closed state of the switch 1(a) is discriminated.
As the number of switches increases in such arrangement, DC power source i.e. the battery 10 must disadvantageously supply more electric power thereto although economical constitution is most required.
An object of this invention is to provide a digital data input circuit which has a simplified power source.
Another object of this invention is to provide a digital data input circuit in which pulse train signal is synchronized with AC source voltage for strobing the output signal.
These objects are accomplished by the present invention which comprises a digital data input circuit arranged in matrix of m rows by n columns (m, n: integer being equal to one or more) for obtaining signals to represent the setting state of a number of switches operated in ON/OFF state, wherein amplifying means which are additionally connected before and after the switches are driven directly by a power source including ripple obtained by rectifying AC power, and a transfer control signal in synchronization with the ripple is generated.
FIG. 1 is a circuit diagram of a digital data input circuit in prior art;
FIG. 2 is a timing chart of operation of the input circuit shown in FIG. 1;
FIG. 3 is a circuit diagram of a data input circuit as an embodiment of the invention; and
FIG. 4 is a timing chart of operation of the input circuit shown in FIG. 3.
FIG. 3 shows a digital data input circuit as an embodiment of the invention, in which like reference characters denote like parts in FIG. 1. Power from an external AC power source 13 is supplied to a full-wave rectifier 14 with diodes of bridge connection, and rectified there in full-wave rectification. Output of the rectifier 14 is applied to the photodiodes 3(e), 3(f), 3(g) and 3(h) of the photocouplers 2(e), 2(f), 2(g) and 2(h). Output voltage of the rectifier 14 is divided by a resistor 11 and a Zener diode 12, and this divided voltage is applied to collector of the phototransistors 5(a)-5(d) in the photocouplers 2(a)-2(d) and to the collector of the amplifiers 6(a)-6(d). The voltage from the rectifier 14 is further supplied across the photodiode 3(h) of the photocoupler 2(h) through a resistor 15. The photodiode 3(h) is optically connected with the phototransistor 5(h), and pulse train signal T0 in synchronization with frequency of the AC power source 13 is obtained from collector of the phototransistor 5(h).
FIG. 4 is a timing chart of operation of the data input circuit shown in FIG. 3. Since voltage Vs of the rectifier 14 has waveform of full-wave rectification of sinusoidal wave as shown in the chart, the photodiode 3(h) provides light emission intermittently according to the waveform of the voltage Vs. During bottom of the waveform of full-wave rectification, the light emitting diode 3(h) does not provide light emission and hence the phototransistor 5(h) is not turned on so that output signal T0 from collector of the phototransistor 5(h) becomes high. Since the signal T0 becomes low during other periods, pulse train signals in synchronization with the waveform of full-wave rectification are produced, which may be used as strobe signal for the data signals D0 -D7.
Although the description has been made in switches of the number 8×4, the invention should not be limited to the present description of the embodiment, but switches of any number may be used. Furthermore, it is clear by those skilled in the art that the photocoupler may be substituted by a usual transistor of electrical coupling.
Patent | Priority | Assignee | Title |
10557884, | May 11 2017 | Texas Instruments Incorporated | Wire break detection in digital input receivers |
11255901, | May 11 2017 | Texas Instmments Incorporated | Wire break detection in digital input receivers |
4639727, | Apr 10 1982 | Heidelberger Druckmaschinen AG | Data transmission system of optto-couplers |
4792910, | Apr 26 1984 | Heidelberger Druckmaschinen AG | Electronic method and storage system for storing setting values for setting devices in printing machines |
5555421, | Nov 23 1993 | Kistler Instrument Company | Bidirectional interface for interconnecting two devices and the interface having first optical isolator and second optical isolator being powered by first and second device ports |
6072402, | Jan 09 1992 | GE SECURITY, INC | Secure entry system with radio communications |
Patent | Priority | Assignee | Title |
3818451, | |||
4234872, | Mar 08 1978 | LGZ Landis & Gyr Zug Ag | Circuit arrangement for a keyboard |
4310754, | Jul 14 1976 | Pitney Bowes Inc. | Communication means with transducer physically spaced from interior wall of secure housing |
4320388, | Jul 15 1980 | Northrop Grumman Corporation | Two wire optical data communication system |
JP5657127, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 05 1983 | EGAMI, NORITAKA | MITSUBISHI DENKI KABUSHIKI KAISHA, | ASSIGNMENT OF ASSIGNORS INTEREST | 004219 | /0389 | |
Sep 16 1983 | Mitsubishi Denki Kabushiki Kaisha | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 23 1989 | ASPN: Payor Number Assigned. |
Dec 15 1989 | M173: Payment of Maintenance Fee, 4th Year, PL 97-247. |
Feb 01 1994 | REM: Maintenance Fee Reminder Mailed. |
Jun 26 1994 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jun 24 1989 | 4 years fee payment window open |
Dec 24 1989 | 6 months grace period start (w surcharge) |
Jun 24 1990 | patent expiry (for year 4) |
Jun 24 1992 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 24 1993 | 8 years fee payment window open |
Dec 24 1993 | 6 months grace period start (w surcharge) |
Jun 24 1994 | patent expiry (for year 8) |
Jun 24 1996 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 24 1997 | 12 years fee payment window open |
Dec 24 1997 | 6 months grace period start (w surcharge) |
Jun 24 1998 | patent expiry (for year 12) |
Jun 24 2000 | 2 years to revive unintentionally abandoned end. (for year 12) |