A method of alignment of monolithic chips of arrays of light emitting diodes to form part of a print head, the method comprising placing microscopically visible alignment marks on each chip in predetermined positions relative to the diode array carried on the chip, positioning two chips adjacent to one another in desired relative positions, and viewing the two chips through a microscope having a graticule, whereby the alignment marks of the two chips are positioned on the cross wires of the graticule whereby the chips are aligned with their respective diode arrays in a correct spacing and orientation relative to one another.
|
1. A method of alignment of monolithic chips of light emitting diodes to form part of a print head, the method comprising placing microscopically visible alignment marks on each chip in predetermined positions relative to the diode array carried on the chip, positioning two chips adjacent to one another in desired relative positions, and viewing the two chips through a microscope having a graticule, whereby the alignment marks of the two chips are positioned on the cross wires of the graticule whereby the chips are aligned with their respective diode arrays in a correct spacing and orientation relative to one another.
2. A monolithic LED chip for use in the method of
3. A method as claimed in
4. A method as claimed in
5. A method as claimed in
6. A chip as claimed in
7. A chip as claimed in
|
This invention relates to a method of alignment of monolithic chips of light emitting diodes (LED) arrays for use in line printers.
Current printing applications require high resolution and consequent high pixel density monolithic LED arrays and close tolerance electro-optical performance. For arrays requiring 400, 600 or more pixel elements per inch the linear pitch between elements (and thus the pitch between diodes of a print array) needs to be controlled to within tolerances of a few microns (<10). Within any given LED array chip this requirement is controlled by the accuracy of the photomask used in the photolithographic process employed during manufacture (usually sub-micron). Significant alignment problems can occur, however, between diode arrays of separate chips when substantial lengths of linear array are required to be composed from a row of chips for full width line printing on standard paper sizes, A1,2,3,4 etc. or even as long as one meter.
For the building up of linear LED arrays consisting of more than one chip into complete arrays of required length, careful consideration has to be paid to the maintenance of the above mentioned pixel pitch tolerance.
The present invention provides a method of alignment of monolithic chips of light emitting diodes to form part of a print head, the method comprising placing microscopically visible alignment marks on each chip in predetermined positions relative to the diode array carried on the chip, positioning two chips adjacent to one another in desired relative positions, and viewing the two chips through a microscope having a graticule, whereby the alignment marks of the two chips are positioned on the cross wires of the graticules whereby the chips are aligned with their respective diode arrays in a correct spacing and orientation relative to one another.
The present invention also extends to a chip carrying an array of light emitting diodes for use in the aforesaid method, the chip having microscopically visible alignment marks on its surface in predetermined positions relative to the array of light emitting diodes whereby to permit the alignment of the diode array with respect to the diode array of a similar chip by aligning the alignment marks with the cross wires of the graticule of a microscope when the two chips are placed in the field of view of the microscope.
In our co-pending British patent application 8722946 (our ref: F 20425), there is disclosed a light emitting diode array for a line printer head disposed on a single chip and comprising at least two parallel rows of diodes, each row comprising a plurality of diodes, wherein the rows are disposed at an angle to the intended direction of scanning movement during a print operation, means for supplying electric current pulses to the diodes, and means for delaying application of the current pulses such that during a print operation the diodes are powered by current pulses at instants when the diodes occupy the same position in the direction of scanning movement, thereby to produce a print line perpendicular to the direction of scanning movement.
The present invention is particularly applicable to chips having such diode arrays, since it is convenient to form the chips in a rhomboidal shape with the sides of the chip being angled so as to be parallel to the rows of diodes; this is desirable since any other cut of chip side would result in unnecessary chip surface wastage and would result in the chips not being able to be placed sufficiently close together to be aligned properly in a print head.
With such rhomboid-shaped chips, it is merely necessary to place alignment marks along one chip side for alignment in one direction and thus to place an alignment mark in the corner of the rhomboid shape subtending an acute angle. The alignment process can then be carried out by aligning the alignment marks in the respective corners of two chips on a single wire of a microscope graticule, the other said marks being aligned on the wire of the graticule extending in the opposite direction.
A preferred embodiment of the invention will now be described with reference to the accompanying drawings, wherein:
FIG. 1 is a plan view of a chip bearing a light emitting diode array and alignment marks in accordance with the invention, and
FIG. 2 is a microscope field of view during the alignment of two chips as shown in FIG. 1, in accordance with the invention.
Referring now to FIG. 1, there is shown an an LED array chip comprising parallel rows of diodes 21,22 . . . 2n, each comprising eight diodes 4, 42 μm in diameter spaced from one another by a distance of 94 μm (centre to centre) and subtending an angle α=tan-12 with the longitudinal sides of the chip 6. Conductive paths 7 are provided to diodes 4. The other sides 8 of the chip are machined to make an angle α tan-12 with longitudinal sides 6. It will be appreciated that rows 2 are disposed at an angle to the scanning direction during a printing operation for reduction in thermal coupling, as is fully described in our pending British patent application 8722946 (our ref: F20425).
Alignment marks 9 are provided extending parallel to one longitudinal edge of the chip and further alignment marks 10 are provided extending in a perpendicular direction at the centre of the chip and at each apex 12 subtending an acute angle α.
Thus in order to align two chips 20, 22 for use in a print head of a line printer, it is necessary to place the two chips end to end in the field of view 24 of a microscope (FIG. 2). The chips are then aligned with edge alignment marks 9 disposed along one cross wire 26 of the microscope graticule and the corner alignment marks 10 aligned with the perpendicular cross wire 28 of the graticule. It will be observed that this automatically aligns the uppermost diode 30 in the end row of chip 20, one pitch along from diode 32 in the end row of chip 20, thus preserving the desired spacing and alignment between the rows of the LED arrays in order to achieve the desired quality of print.
Kirk, Richard A., Lee, Peter R., Hart, Peter B., Chilton, George A. A., Cobb, Alan J.
Patent | Priority | Assignee | Title |
6023104, | Dec 26 1995 | Oki Electric Industry Co., Ltd. | LED array alignment mark, method and mask for forming same, and LED array alignment method |
7321161, | Dec 19 2003 | Lumileds LLC | LED package assembly with datum reference feature |
Patent | Priority | Assignee | Title |
4596995, | Jun 24 1983 | Canon Kabushiki Kaisha | Dot printer having means for correcting intensity variations |
4703334, | Aug 26 1983 | Ricoh Company, Ltd. | Optical recording head and belt positioning apparatus |
4724490, | Nov 01 1982 | Image input device |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 30 1988 | Plessey Overseas Limited | (assignment on the face of the patent) | / | |||
Oct 24 1988 | KIRK, RICHARD A | Plessey Overseas Limited | ASSIGNMENT OF ASSIGNORS INTEREST | 004980 | /0854 | |
Oct 24 1988 | LEE, PETER R | Plessey Overseas Limited | ASSIGNMENT OF ASSIGNORS INTEREST | 004980 | /0854 | |
Oct 24 1988 | HART, PETER B | Plessey Overseas Limited | ASSIGNMENT OF ASSIGNORS INTEREST | 004980 | /0854 | |
Oct 24 1988 | CHILTON, GEORGE A A | Plessey Overseas Limited | ASSIGNMENT OF ASSIGNORS INTEREST | 004980 | /0854 | |
Oct 24 1988 | COBB, ALAN J | Plessey Overseas Limited | ASSIGNMENT OF ASSIGNORS INTEREST | 004980 | /0854 | |
Apr 10 1991 | Plessey Overseas Limited | GEC-MARONI LIMITED | ASSIGNMENT OF ASSIGNORS INTEREST | 005748 | /0996 |
Date | Maintenance Fee Events |
Jun 29 1993 | REM: Maintenance Fee Reminder Mailed. |
Nov 28 1993 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 28 1992 | 4 years fee payment window open |
May 28 1993 | 6 months grace period start (w surcharge) |
Nov 28 1993 | patent expiry (for year 4) |
Nov 28 1995 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 28 1996 | 8 years fee payment window open |
May 28 1997 | 6 months grace period start (w surcharge) |
Nov 28 1997 | patent expiry (for year 8) |
Nov 28 1999 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 28 2000 | 12 years fee payment window open |
May 28 2001 | 6 months grace period start (w surcharge) |
Nov 28 2001 | patent expiry (for year 12) |
Nov 28 2003 | 2 years to revive unintentionally abandoned end. (for year 12) |