In order to reduce a change in reverse bias to a photodiode due to drift of a power supply caused by, e.g., noise, and to suppress generation of a wrong photoelectric current detection signal, a bias circuit includes a load element (4), a transistor (Q1) for receiving a current from the load element (4) at its collector, a transistor (Q2) constituting a current mirror circuit together with the transistor (Q1), a level shift circuit connected between the base of an output transistor (Q3) of the current mirror circuit and the collector of the transistor (Q1), and constituted by transistors (Q4-Q7) and load elements (R1-R4), and a photodiode (1) connected to a desired potential node of the level shift circuit.
|
21. A bias circuit for a photodiode, comprising:
a transistor, a collector of which is connected to a reference voltage source, and an emitter of which is connected to a load element having a resistance, and a first transistor, an emitter of which is held at a potential lower than a potential supplied from said reference voltage source, wherein a cathode or anode of said photodiode is connected to the emitter of said transistor, the emitter of which is connected to said load element.
10. A bias circuit for a photodiode, comprising:
a first load element; a first transistor for receiving a current generated by said first load element at a collector thereof; and a level shift circuit connected between a base and the collector of said first transistor, and constituted by a transistor or a combination of a constant voltage element with a transistor, and a second load element different from said first load element, wherein an anode or cathode of said photodiode is connected to a desired potential node of said level shift circuit.
1. A bias circuit for a photodiode, comprising:
a first load element; a first transistor for receiving a current generated by said first load element at a collector thereof; a second transistor, a base of which is commonly connected to a base of said first transistor to constitute a current mirror circuit; and a level shift circuit connected between the base of an output transistor of said current mirror circuit and the collector of said first transistor, and constituted by a transistor or a combination of a constant voltage element with a transistor, and a second load element different from said first load element, wherein an anode or cathode of said photodiode is connected to a desired potential node of said level shift circuit.
2. A circuit according to
3. A circuit according to
4. A circuit according to
5. A circuit according to
6. A circuit according to
7. A circuit according to
11. A circuit according to
12. A circuit according to
13. A circuit according to
14. A circuit according to
16. A circuit according to
17. A circuit according to
18. A circuit according to
20. A circuit according to
22. A circuit according to
23. A circuit according to
|
1. Field of the Invention
The present invention relates to a bias circuit for a photodiode and, more particularly, to a bias circuit for a photodiode, which applies a reverse voltage to the photodiode.
2. Related Background Art
In a device for detecting a photoelectric current according to a radiation light amount using a photodiode, as shown in FIG. 1, a photodiode 1 is used in a state wherein a potential across an anode-cathode path of the photodiode 1 is set in a zero or reverse bias state by a power supply 5 (power supply voltage VR). More specifically, when the linearity of a photoelectric current output in a low-illuminance range based on a photovoltaic effect is to be assured, VR =0 is set to use the photodiode 1 in a zero bias state, thereby eliminating dark current components and improving the S/N ratio. On the other hand, when high-speed response characteristics are required, VR >0 is set to apply a reverse bias across the anode-cathode path of the photodiode 1. In this manner, the response characteristics are improved by widening the depletion layer, decreasing the junction capacitance, and strengthening the depletion layer electric field.
As a means for current-voltage converting a photoelectric current, the following method is popular. That is, as shown in FIG. 2, the photodiode 1 is connected to one input terminal (inverting input terminal in FIG. 2) of an operational amplifier 8, and the output from the operational amplifier 8 is fed back to the input terminal (inverting input terminal) of the operational amplifier 8 via a current-voltage conversion negative feedback element 9. At this time, one of the anode and cathode terminals of the photodiode 1 is connected to a power supply 6 having a predetermined potential (VK), and the other is fixed to a power supply 7 having a potential (VA) applied to the other input terminal (non-inverting input terminal in FIG. 2) of the operational amplifier 8 by virtual grounding across the two input terminals of the operational amplifier 8. Based on the potential relationship between the anode and cathode, the photodiode 1 is biased by a reverse voltage given by VR =VK -VA.
As a means for applying a reverse voltage across the anode-cathode path of the photodiode 1, a means using an external power supply is also available. However, in general, as shown in FIG. 3 or 4, a means for stacking a potential at one main voltage terminal upon combination of constant voltage elements such as diodes and a load element such as a resistor is adopted. More specifically, in FIGS. 3 and 4, the cathode potential VK of the photodiode 1 is clamped at a potential of a total of five diodes as follows:
VK =5×VBE ≃3.5 V
In this case, since the anode potential is grounded, a reverse voltage given by the following equation is consequently applied to the photodiode 1:
VR =VK
However, in the prior arts shown in FIGS. 3 and 4, since the potential across the anode-cathode path of the photodiode 1 is determined by the constant voltage elements and the load element inserted between main voltage terminals, if the main voltage terminal defining the potential drifts in an AC manner due to the influence of, e.g., noise, a current flowing through the main voltage terminal changes. For this reason, a reverse bias amount across the anode-cathode path of the photodiode 1 varies, and an AC current corresponding to this variation flows through a junction capacitance 3 of the photodiode 1, thus erroneously operating the circuit.
More specifically, in, e.g., FIG. 3, when the light amount is 0 (photoelectric current ≃0), a current i1 flowing through the diodes D5 to D9 is given by: When VCC drifts, i1 changes to satisfy: ##EQU1##
The potential of each diode is changed by: ##EQU2##
As a result, the reverse bias amount VR of the photodiode 1 drifts to satisfy: ##EQU3##
With this drift, a current given by the following equation flows through the junction capacitance 3 of the photodiode 1: ##EQU4##
Thus, a wrong signal is detected by a current detector 2.
This problem can be solved by determining the potential across the anode-cathode path of the photodiode 1 using a constant voltage circuit having a good PSRR (power supply reduction ratio). However, the circuit itself then becomes a complicated and high-grade one, and the number of elements is increased, resulting in an increase in cost.
The present invention has been made in consideration of the conventional problems, and has as its object to suppress detection of a wrong signal and to improve signal detection precision by minimizing a change in reverse bias amount of a photodiode due to a drift of a power supply caused by, e.g., noise.
It is another object of the present invention to provide a bias circuit for a photodiode, which can prevent a drift in reverse bias amount by a very simple circuit arrangement at low cost.
It is still another object of the present invention to provide a bias circuit for a photodiode, comprising a load element, a first transistor for receiving a current generated by the load element at the collector thereof, a second transistor, the base of which is commonly connected to the base of the first transistor to constitute a current mirror circuit, and a level shift circuit connected between the base of an output transistor of the current mirror circuit and the collector of the first transistor, and constituted by transistors or a combination of constant voltage elements with a transistor, and load elements different from the load element connected to the first transistor, wherein the anode or cathode of the photodiode is connected to a desired potential point of the level shift circuit.
It is still another object of the present invention to provide a bias circuit for a photodiode, comprising a load element, a transistor for receiving a current generated by the load element at the collector thereof, and a level shift circuit connected between the base and collector of the transistor, and constituted by transistors or a combination of constant voltage elements with a transistor, and load elements different from the load element connected to the transistor, wherein the anode or cathode of the photodiode is connected to a desired potential point of the level shift circuit.
It is still another object of the present invention to provide a bias circuit for a photodiode, comprising a transistor, the collector of which is connected to a reference voltage source, and the emitter of which is connected to a load element having a resistance, and a first transistor, the emitter of which is held at a potential lower than a potential supplied from the reference voltage source, wherein the cathode or anode of the photodiode is connected to the emitter of the transistor, the emitter of which is connected to the load element.
FIG. 1 shows a circuit for detecting a photoelectric current of a photodiode;
FIG. 2 shows an example of a photoelectric conversion circuit with a photodiode;
FIGS. 3 and 4 respectively show examples of a conventional bias circuit for a photodiode; and
FIGS. 5 to 7 show embodiments of a bias circuit for a photodiode according to the present invention.
A bias circuit for a photodiode according to the present invention, which circuit can achieve the above-mentioned objects of the present invention, will be briefly described below. The bias circuit is constituted by combining a current mirror circuit or a transistor, and a level shift circuit. Basically, a desired bias amount is set using the level shift circuit, and a drift of the bias amount is suppressed by the current mirror circuit or the transistor.
More specifically, according to the present invention, a level shift circuit constituted by transistors or a combination of constant voltage elements such as diodes with a transistor, and load elements is connected to the base-collector path of a first transistor for receiving a current generated by a load element at its collector, or a second transistor, the base of which is commonly connected to the first transistor to constitute a current mirror circuit, is prepared, and the level shift circuit is connected between the base of an output transistor of the current mirror circuit and the collector of the first transistor. The anode or cathode of the photodiode is connected to a desired potential point of the level shift circuit to reversely bias the photodiode. Thus, even when a main voltage terminal suffers from a potential drift caused by, e.g., noise, a change in reverse bias amount of the photodiode can be suppressed, and generation of a wrong photoelectric current detection signal caused by an AC current flowing through a junction capacitance of the photodiode can also be suppressed.
The preferred embodiments of the present invention will be described in detail hereinafter with reference to the accompanying drawings.
FIG. 5 is a circuit diagram for explaining the first embodiment of the present invention. A circuit shown in FIG. 5 includes a photodiode 1, a current detector 2, a junction capacitance 3 of the photodiode 1, a current source 4 as a load element, a transistor Q1 (first transistor) for receiving a current supplied from the current source 4 at its collector, a transistor Q2 (second transistor), the base of which is commonly connected to the base of the transistor Q1 to constitute a current mirror circuit, and an output transistor Q3 of the current mirror circuit. The output transistor Q3 performs current feedback operations. The circuit shown in FIG. 5 also includes level shift transistors Q4 to Q7, connected between the base of the output transistor Q3 of the current mirror circuit and the collector of the input transistor Q1 of the current mirror circuit, and load elements R1 to R4 for the level shift transistors Q4 to Q7. The transistor Q7 constitutes an emitter follower circuit, and is capable of cutting off a current. Note that the load element 4 is an element for, e.g., generating a base voltage of the transistor Q7, and more specifically, it comprises a resistor and/or an electrical circuit. Also, the load elements R1 to R4 normally comprise resistor elements.
If a current iI is input to the transistor Q1, the same current i1 flows through the transistors Q2 and Q3 by the current mirror circuit. Therefore, the transistors Q1 to Q3 have equal base-emitter voltages VBE1. On the other hand, since the level shift transistors Q4 to Q7 are driven by the predetermined load elements R1 to R4, if the load values (resistances) are set so that currents flowing through these transistors are equal to each other, these transistors can have equal base-emitter voltages VBE2. Therefore, a cathode potential VK of the photodiode 1 is expressed by: ##EQU5##
If a power supply VCC drifts, and consequently, the current i1 changes to change the voltages VBE1 of the transistors Q1 to Q3, a change in reverse bias amount of the photodiode 1 is given by: ##EQU6##
In this equation, since the second term is sufficiently smaller than the first term, we have: ##EQU7##
Therefore, as compared to the prior arts shown in FIGS. 3 and 4, the reverse voltage drift of the photodiode 1 can be reduced. For the sake of simplicity, currents generated by the loads of the transistors Q4 to Q7 are set to be equal to each other, so that these transistors have equal base-emitter voltages. However, the base-emitter voltages may be arbitrarily determined.
As shown in FIG. 7 to be described later, the level shift circuit may be constituted by a transistor, constant voltage elements such as diodes, and load elements.
FIG. 6 is a circuit diagram showing the second embodiment of the present invention. The same reference numerals in FIG. 6 denote the same parts as in FIG. 5, and a detailed description thereof will be omitted. In FIG. 6, level shift transistors Q10 to Q14 are connected between the base and collector of a transistor Q8 for receiving a current I1 generated by the load element 4 at its collector, and are respectively driven by load elements R5 to R9.
In this embodiment, the cathode current VK of the photodiode 1 is similarly expressed by: ##EQU8##
Therefore, a change in reverse bias amount of the photodiode 1 upon drift of the power supply VCC is given by: ##EQU9##
Thus, the reverse bias amount drift of the photodiode 1 can be further suppressed as compared to the first embodiment.
FIG. 7 is a circuit diagram showing the third embodiment of the present invention. The same reference numerals in FIG. 7 denote the same parts as in FIG. 5, and a detailed description thereof will be omitted. In FIG. 7, the level shift circuit is constituted by constant voltage elements D1 to D4, a transistor Q17, and a load element R10, and is connected between the base and collector of a transistor Q15 for receiving a current generated by the load element 4 at its collector.
The cathode potential VK of the photodiode 1 is similarly expressed by: ##EQU10##
Therefore, the reverse bias amount drift of the photodiode 1 upon drift of the power supply VCC is given by: ##EQU11##
In this manner, the drift amount can be suppressed to be equal to that in the second embodiment.
The level shift circuits shown in the first to third embodiments described above are not limited to the corresponding illustrated circuits, and may be appropriately modified within the scope of the invention. Therefore, for example, the level shift circuit of the first embodiment may be constituted by diodes.
Of course, a bias circuit for a photodiode according to the present invention may be modified within the spirit and scope of the invention.
As described above, according to the bias circuit for the photodiode of the present invention, a circuit which can reduce a change in reverse bias amount of the photodiode due to a drift of a power supply caused by, e.g., noise, and can suppress generation of a wrong photoelectric current detection or signal detection signal, and/or can improve signal detection precision, can be provided with a simple circuit arrangement at low cost.
Patent | Priority | Assignee | Title |
11616918, | Aug 21 2019 | Canon Kabushiki Kaisha | Element and image forming device |
5481104, | Sep 30 1994 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Photodetector circuit with actively damped tuned input |
5483182, | Mar 06 1995 | Motorola, Inc. | Method and apparatus for a DC-DC converter an current limiting thereof |
5656806, | Jul 12 1994 | Thomson-CSF Semiconducteurs Specifiques | Circuit to eliminate the dark current of a photodetector |
6211520, | Jun 14 2000 | Mitsubishi Denki Kabushiki Kaisha | Infrared sensor and infrared sensor array using the same |
7535267, | Jan 13 2004 | Denso Corporation | Output circuit and operational amplifier |
8138463, | Oct 04 2006 | Sharp Kabushiki Kaisha | Photosensor and ambient light sensor with constant bias voltage |
8754624, | Jul 01 2010 | Canon Kabushiki Kaisha | DC/DC converter and electronic apparatus |
Patent | Priority | Assignee | Title |
3828241, | |||
3911268, | |||
4467192, | Feb 26 1981 | U.S. Philips Corporation | Optical receiver |
4730128, | Oct 01 1985 | Iwatsu Electric Co., Ltd. | Bias circuit for an avalanche photodiode |
4759081, | Apr 26 1984 | ALCATEL N V | Optical receiver |
4797546, | Jan 17 1986 | Thomson-CSF | Method for reading a light-sensitive element constituted by a photodiode and a capacitor |
4945227, | Nov 25 1986 | The Secretary of State for Defence in Her Britannic Majesty's Government; SECRETARY OF STATE FOR DEFENCE IN HER BRITANNIC MAJESTY S GOVERNMENT OF THE UNITED KINGDOM OF GREAT BRITAIN AND NORTHERN IRELAND, THE, A BRITISH CORP | Avalanche photodiode quenching circuit |
5270533, | Jun 23 1992 | Smiths Industries | Stabilization biasing circuit for avalanche photodiodes |
JP1254080, | |||
JP62159534, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 05 1993 | SATO, TOSHIAKI | Canon Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST | 006530 | /0436 | |
Apr 08 1993 | Canon Kabushiki Kaisha | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jan 02 1998 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 03 2000 | ASPN: Payor Number Assigned. |
Mar 03 2000 | RMPN: Payer Number De-assigned. |
Feb 07 2002 | M184: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 03 2006 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 30 1997 | 4 years fee payment window open |
Mar 02 1998 | 6 months grace period start (w surcharge) |
Aug 30 1998 | patent expiry (for year 4) |
Aug 30 2000 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 30 2001 | 8 years fee payment window open |
Mar 02 2002 | 6 months grace period start (w surcharge) |
Aug 30 2002 | patent expiry (for year 8) |
Aug 30 2004 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 30 2005 | 12 years fee payment window open |
Mar 02 2006 | 6 months grace period start (w surcharge) |
Aug 30 2006 | patent expiry (for year 12) |
Aug 30 2008 | 2 years to revive unintentionally abandoned end. (for year 12) |