A method for fabricating gate oxide layers of different thicknesses on a silicon substrate. A field oxide layer is formed on a predetermined portion of the silicon substrate to define first active regions and second active regions. A first gate oxide layer is formed over the first and second active regions. A barrier layer is formed to cover a portion of the first gate oxide layer within the first active regions. The portion of the first gate oxide layer within the second active regions is then removed utilizing the barrier layer as masking. A second gate oxide layer is then formed over the second active regions.
|
1. A method for fabricating gate oxide layers of different thicknesses on a silicon substrate comprising the steps of:
(a) forming a field oxide layer on said substrate to define a plurality of first active regions and second active regions therebetween; (b) forming a first gate oxide layer over said plurality of first active regions and said second active regions; (c) forming a silicon nitride layer onto an overall surface; (d) patterning and etching said silicon nitride layer to remove a portion of said silicon nitride layer within said second active regions; (e) removing a portion of said first gate oxide layer within said second active regions; and (f) forming a second gate oxide layer over said second active regions.
8. A method for fabricating gate oxide layers of different thicknesses on a silicon substrate comprising the steps of:
(a) forming a field oxide layer on said substrate to define a plurality of first active regions and second active regions therebetween; (b) forming a first gate oxide layer over said plurality of first active regions and said second active regions; (c) forming a silicon nitride layer onto an overall surface; (d) forming a silicon oxide layer over said silicon nitride layer; (e) removing a portion of said silicon oxide layer within said second active regions; (f) etching said silicon nitride layer to remove a portion of said silicon nitride layer within said second active regions; (g) removing said silicon oxide layer; (h) removing a portion of said first gate oxide layer within said second active regions; and (i) forming a second gate oxide layer over said second active regions.
2. The method of
4. The method of
5. The method of
6. The method of
9. The method of
10. The method of
12. The method of
13. The method of
14. The method of
|
1. Field of the Invention
The invention generally relates to a manufacturing process for integrated circuits, and more particularly, relates to a method for fabricating MOS (metal-oxide-semiconductor) devices having gate oxide layers of different thicknesses for diverse uses.
2. Description of the Related Art
As the size of integrated circuit devices, especially their channel lengths, are scaled down to the range of sub-half micro dimensions, the gate oxide layer of MOS devices will approach the thickness range of several tens of Angstroms. 3.3 V or even smaller supply voltages will be gradually accepted where high density VLSI circuits are required, since there are reliability issues when operating a sub-half micro MOSFET at 5 V. However, although such a 3.3 V operating voltage is compatible with the sub-half micro device for its core circuit to ensure good device reliability, there is still a need for a 5 V supply voltage to provide compatibility with other systems. For example, MOS devices used in periphery circuits, such as power-down circuits and a portion of I/O protection circuits, are typically operated at 5 V supply voltage. These MOS devices are provided with a longer channel length and a thicker gate oxide layer than that used in the core circuit because of operational speed requirements. Therefore, employing these type of combined VLSI circuits necessitates a technique for fabricating gate oxide layers of different thicknesses for diverse uses within the same silicon substrate. In addition, the fabrication technique to produce gate oxide layers with different thicknesses would be applicable to devices which require two different threshold voltages, such as read only memory (ROM) devices.
A conventional method for fabricating gate oxide layers of different thicknesses is depicted in FIGS. 1A-1D, which illustrate the process flow in cross-sectional views. First referring to FIG. 1A, there is shown monocrystalline silicon substrate 1. While field oxide layer 10 is formed on the predetermined region of silicon substrate 1 to define a plurality of first active regions and second active regions therebetween, FIG. 1A shows just two active regions, namely first active region 11 and second active region 12, respectively. A thermal oxidation process is applied to the surface of first active region 11 and second active region 12 to form oxide layer 13 thereon. This oxidation process is performed within the temperature range of 750°-1000°C for 10 minutes to 2 hours.
By photolithography technique, photoresist layer 100 is formed onto a portion of oxide layer 13 to shield second active region 12. The portion of oxide layer 13 within first active region 11 is then etched by hydrofluoric acid using the photoresist layer as masking to remove the portion of oxide layer 13 in active region 11, as depicted in FIG. 1B. After removing the photoresist layer with sulfuric acid, silicon substrate 1 is subjected to a thermal oxidation process to grow first gate oxide layer 14 over first active region 11 and second gate oxide layer 15 over the second active region, respectively. In particular, second gate oxide layer 15 is formed by incorporating the portion of oxide layer 13 of second active region 12. Because second gate oxide layer 15 is formed by oxidizing twice, the thickness of second gate oxide layer 15 is larger than that of first gate oxide layer 14, as FIG. 1C illustrates. Referring to FIG. 1D, gate electrodes 16 are defined by the steps, sequentially, of depositing a polysilicon layer, patterning and etching the polysilicon layer. Impurities are implanted into silicon substrate 1 to form source/drain regions 17 using gate electrodes 16 as masking. MOS devices having gate oxide layers of different thicknesses are thereby attained.
However, in the conventional method, it is necessary that photoresist layer 100 be removed prior to the oxidation process for growing first gate oxide layer 14 and second oxide layer 15. As a result, during the removal process underlying oxide layer 13 is subject to contamination. For example, the method employed in removing the photoresist layer makes use of a chemical solution and even more oxygen plasma for eradicating it exactly. During this aspect of the process, the oxygen plasma can pollute oxide layer 13. This can result in a deterioration in oxide layer dielectric characteristics and reliability when oxide layer 13 is later incorporated into second gate oxide layer 15. Furthermore, it is difficult to control the oxidation speed of gate oxide layer 15 as it merges together with oxide layer 13. This indirectly affects the accuracy of gate oxide thickness.
It is therefore an object of the present invention to provide a method for fabricating gate oxide layers of different thicknesses without having the gate oxide layers suffer from oxygen plasma contamination when the photoresist layer is removed.
It is another object of the present invention to provide a method for fabricating gate oxide layers of different thicknesses whereby the thickness of each gate oxide layer can be accurately controlled.
To accomplish the objects of the invention, a method for fabricating gate oxide layers of different thicknesses is provided which includes the following steps. First, a field oxide layer is formed on a predetermined portion of a silicon substrate to define a plurality of first active regions and second active regions. Secondly, a first gate oxide layer is formed over the first active regions and the second active region. Next, a barrier layer is formed to cover a portion of the first gate oxide layer within the first active regions. The portion of the first gate oxide layer within the second active regions is then removed utilizing the barrier layer as masking. Finally, a second gate oxide layer is formed over the second active region.
Other objects, features and advantages of the invention will become more apparent by way of the following detailed description of the preferred, but non-limiting embodiments
The accompanying drawings form a material part of this description whereby:
FIGS. 1A-1D schematically illustrate, in cross-sectional views, the steps of the process flow of the conventional method;
FIGS. 2A-2D schematically illustrate, in cross-sectional views, the steps of the process flow of one preferred embodiment of the invention; and
FIGS. 3A-3D schematically illustrate, in cross-sectional views, the steps of the process flow of another preferred embodiment of the invention.
Referring to FIGS. 2A-2D, the process flow of one preferred embodiment of the present invention is shown in cross-sectional views. For clarity, the drawings depict just two active regions having two gate oxide layers of different thicknesses, respectively.
First referring to FIG. 2A, field oxide layer 20 is formed (e.g., by the conventional LOCOS method) on a predetermined region of monocrystalline silicon substrate 2 to define first active region 21 and second active region 22. Simultaneously, first active region 21 and second active region 22 are subjected to a oxidation process at a temperature of 900°C for 1.5 hours to grow a 300 Å sacrificial layer (not shown) in a dry oxygen ambiance. Impurities are then implanted into silicon substrate 2 to adjust the threshold voltage of the MOS devices to be formed thereon. If the employed impurity is BF2+, the implantation utilizes a dosage of 3.5E12 atoms/cm2 at an energy level of 60 KeV. The sacrificial layer is then removed for subsequent processing. The formation of the sacrificial layer is used to prevent the substrate surface from implantation damage and is optional. Then, first active region 21 and second active region 22 are subjected to thermal oxidation at a temperature within the range of 750°-1000°C for 10 minutes to 2 hours in a wet or dry oxygen ambiance (the preferable condition is 850°C for 1 hour in dry O2 to grow a 90 Å oxide layer) to grow first gate oxide layer 23.
Next, as shown in FIG. 2B, silicon nitride layer 24 is formed on the overall surface by chemical vapor deposition to a thickness within range of 100-1000 Å. Utilizing the photolithography technique, photoresist layer 200 is formed on a portion of silicon nitride layer 24 to shield first active region 21.
As depicted in FIG. 2C, silicon nitride layer 24 is etched using reactive ion etching (RIE), which possesses a high etching selectivity ratio of silicon nitride to silicon oxide. The portion shielding first active region 21 remains as barrier layer 25. After applying a chemical solution or plasma to remove photoresist layer 200, diluted hydrofluoric acid is employed to remove first gate oxide layer 23 within second active region 22 to expose substrate 2, using barrier layer 25 as a mask.
Ultimately, with barrier layer 25 as masking, the substrate of second active region 22 is subjected to thermal oxidation in order to grow second gate oxide layer 26 over second active region 22 at a temperature range within 750°-1000°C for 10 minutes to 2 hours in a wet or dry oxygen ambiance (preferably, at 850°C for 2 hours in dry O2). Then, barrier layer 25 is removed by hot phosphoric acid (85% 180-- C) resulting in a configuration as illustrated in FIG. 2D. If any oxide remains on the top of barrier layer 25, it is removed by a mixture of HCl:H2 O2 :H2 O=1:1:5 prior to removal of barrier layer 25. Subsequent processing for forming gate electrodes and source/drain regions are identical to the conventional method.
Referring to FIGS. 3A-3D, the process flow of another preferred embodiment according to the present invention is shown in cross-sectional view. For clarity, as above, the drawings illustrate two active regions having gate oxide layers with different thicknesses.
First referring to FIG. 3A, field oxide layer 30 is formed (e.g., by the conventional LOCOS method) on a predetermined region of monocrystalline silicon substrate 3 to define first active region 31 and second active region 32. Simultaneously, first active region 31 and second active region 32 are subjected to a oxidation process at temperature 900°C for 1.5 hours to grow a 300 Å sacrificial oxide layer (not shown) in a dry oxygen ambiance. Impurities are then implanted into silicon substrate 3 to adjust the threshold voltage of MOS devices to be formed thereon. If the employed impurity is BF2+, the implantation utilizes a dosage of 3.5E12 atoms/cm2 at an energy level of 60 KeV. After that, the sacrificial oxide layer is removed for subsequent processing. The existence of the sacrificial oxide layer protects the substrate surface from implantation damage and is optional. Then, first active region 31 and second active region 32 are subjected to oxidation at a temperature within the range of 750°-1000°C for 10 minutes to 2 hours in a wet or dry oxygen ambiance (the preferable condition is 850°C for 1 hour to grow a 90 Å oxide layer in dry O2) to grow first gate oxide layer 33.
Next, silicon nitride layer 34 and silicon oxide layer 35 are sequentially formed to overlay the overall surface by chemical vapor deposition, wherein the thickness of silicon nitride layer 34 ranges from 100 to 1000 Å and silicon oxide layer 35 has a thickness within the range of 50-300 Å. By utilizing the photolithography technique, photoresist layer 300 is formed on a portion of silicon oxide layer 35 to shield first active region 31. Diluted hydrofluoric acid is then used to etch the portion of oxide layer 35 within second active region 32, employing photoresist layer 300 as masking. FIG. 3B depicts the resulting configuration.
Referring now to FIG. 3C, photoresist layer 300 is removed by chemical solution, preferably sulfuric acid, or plasma etching. With the oxide layer as a hard mask, hot phosphoric acid is employed to etch the silicon nitride layer and the portion within first active region 31 remains as barrier layer 36. Afterwards, diluted hydrofluoric acid is employed to etch, the portion of first gate oxide layer 33 within second active region 32 to expose substrate 3, using barrier layer 36 as masking.
Finally, again utilizing barrier layer 36 as masking, the substrate of second active region 32 is subjected to thermal oxidation to grow second gate oxide layer 37 over second active region 32 at a temperature within the range of 750°-1000°C for 10 minutes to 2 hours in a wet or dry oxygen ambiance (preferably, at 850°C for 2 hours in dry O2). Then, barrier layer 36 is removed by hot phosphoric acid (85%, 180-- C), resulting in the configuration illustrated in FIG. 3D. If any oxide remains formed over barrier layer 36, it is removed by the mixture of HCl:H2 O2 :H2 O=1:1:5 prior to removing barrier layer 36. The subsequent process for forming gate electrodes and source/drain regions is the same as the conventional method.
In comparison with embodiments 1 and 2, it is noted that the silicon nitride layers 24 and 34 are etched by using RIE (dry) and phosphoric acid (wet), respectively. Because wet etching is iostropic, depositing a oxide layer 35 thereon serving as a hard mask will be helpful while the photoresist layer 300 lifts-off eventuality.
With respect to the present invention, the method described provides for fabricating gate oxide layers of different thicknesses. Owing to the existence of a barrier layer, the contamination of an underlying gate oxide layer induced by the etching of a photoresist layer can be averted. The thickness of the gate oxide layers can be grown accurately and independently.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.
Patent | Priority | Assignee | Title |
10892182, | May 21 2018 | X-FAB SARAWAK SDN BHD | Relating to semiconductor devices |
11335791, | May 21 2018 | X-FAB SARAWAK SDN BHD | Semiconductor device and method of fabrication |
5646074, | Dec 15 1995 | Promos Technologies Inc | Method of forming gate oxide for field effect transistor |
5811343, | Jul 15 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Oxidation method for removing fluorine gas inside polysilicon during semiconductor manufacturing to prevent delamination of subsequent layer induced by fluorine outgassing dielectric |
5861347, | Jul 03 1997 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method for forming a high voltage gate dielectric for use in integrated circuit |
5872376, | Mar 06 1997 | GLOBALFOUNDRIES Inc | Oxide formation technique using thin film silicon deposition |
5882993, | Aug 19 1996 | Advanced Micro Devices, Inc. | Integrated circuit with differing gate oxide thickness and process for making same |
5895256, | Oct 18 1997 | United Microelectronics Corporation | Method for manufacturing LOCOS structure |
5918119, | Dec 08 1997 | Taiwan Semiconductor Manufacturing Company, Ltd. | Process for integrating MOSFET devices, comprised of different gate insulator thicknesses, with a capacitor structure |
5926708, | May 20 1997 | GOOGLE LLC | Method for providing multiple gate oxide thicknesses on the same wafer |
5933731, | Sep 01 1994 | Kabushiki Kaisha Toshiba | Semiconductor device having gate oxide films having different thicknesses and manufacturing method thereof |
5937310, | Apr 29 1996 | GLOBALFOUNDRIES Inc | Reduced bird's beak field oxidation process using nitrogen implanted into active region |
5943566, | May 04 1998 | United Microelectronics Corp | Method of fabricating a static random access memory |
5960289, | Jun 22 1998 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method for making a dual-thickness gate oxide layer using a nitride/oxide composite region |
5962914, | Jan 14 1998 | GLOBALFOUNDRIES Inc | Reduced bird's beak field oxidation process using nitrogen implanted into active region |
5985725, | Oct 18 1997 | United Microelectronics Corp. | Method for manufacturing dual gate oxide layer |
5989962, | Sep 26 1997 | Texas Instruments Incorporated | Semiconductor device having dual gate and method of formation |
6009023, | May 26 1998 | Etron Technology, Inc. | High performance DRAM structure employing multiple thickness gate oxide |
6010935, | Aug 21 1997 | Round Rock Research, LLC | Self aligned contacts |
6025234, | Sep 26 1997 | United Microelectronics Corp. | Method for manufacturing thick gate oxide device |
6030862, | Oct 13 1998 | Advanced Micro Devices, Inc. | Dual gate oxide formation with minimal channel dopant diffusion |
6033943, | Aug 23 1996 | Advanced Micro Devices, Inc.; Advanced Micro Devices, INC | Dual gate oxide thickness integrated circuit and process for making same |
6033958, | Apr 13 1998 | ISCO, INC | Method of fabricating dual voltage MOS transistors |
6037201, | Dec 30 1997 | United Microelectronics Corp. | Method for manufacturing mixed-mode devices |
6040207, | Mar 06 1997 | GLOBALFOUNDRIES Inc | Oxide formation technique using thin film silicon deposition |
6048769, | Feb 28 1997 | Intel Corporation | CMOS integrated circuit having PMOS and NMOS devices with different gate dielectric layers |
6057581, | Aug 21 1997 | Round Rock Research, LLC | Self-aligned contacts |
6066576, | Jun 04 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming oxide using high pressure |
6096664, | Aug 06 1998 | SAMSUNG ELECTRONICS CO , LTD | Method of manufacturing semiconductor structures including a pair of MOSFETs |
6097641, | May 26 1998 | Etron Technology, Inc. | High performance DRAM structure employing multiple thickness gate oxide |
6107134, | May 26 1998 | Harmon Becker Automotive Systems GmbH | High performance DRAM structure employing multiple thickness gate oxide |
6110780, | Apr 01 1999 | Taiwan Semiconductor Manufacturing Company | Using NO or N2 O treatment to generate different oxide thicknesses in one oxidation step for single poly non-volatile memory |
6114203, | May 10 1995 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of manufacturing a MOS integrated circuit having components with different dielectrics |
6143669, | Dec 26 1997 | Hyundai Electronics Industries Co., Ltd. | Method of growing gate oxides |
6147008, | Nov 19 1999 | Chartered Semiconductor Manufacturing Ltd. | Creation of multiple gate oxide with high thickness ratio in flash memory process |
6184083, | Jun 30 1997 | TOSHIBA MEMORY CORPORATION | Semiconductor device and method of manufacturing the same |
6194257, | Dec 29 1997 | HYUNDAI ELECTRONICS INDUSTRIES, CO , LTD | Fabrication method of gate electrode having dual gate insulating film |
6225167, | Mar 13 2000 | Taiwan Semiconductor Manufacturing Company | Method of generating multiple oxide thicknesses by one oxidation step using NH3 nitridation followed by re-oxidation |
6228697, | Apr 02 1998 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing semiconductor device including field effect transistors |
6235591, | Oct 25 1999 | Chartered Semiconductor Manufacturing LTD; INSTITUTE OF MICROLECTRONICS | Method to form gate oxides of different thicknesses on a silicon substrate |
6271152, | Jun 04 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming oxide using high pressure |
6294421, | Feb 18 1999 | Micron Technology, Inc. | Method of fabricating dual gate dielectric |
6300197, | Jun 03 1997 | Kabushiki Kaisha Toshiba | Method of fabricating semiconductor device |
6331492, | Dec 18 1998 | Texas Instruments Incorporated | Nitridation for split gate multiple voltage devices |
6348382, | Sep 09 1999 | Taiwan Semiconductor Manufacturing Company | Integration process to increase high voltage breakdown performance |
6383861, | Feb 18 1999 | Round Rock Research, LLC | Method of fabricating a dual gate dielectric |
6391701, | May 18 1999 | NEC Corporation | Semiconductor device and process of fabrication thereof |
6417546, | Aug 30 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | P-type FET in a CMOS with nitrogen atoms in the gate dielectric |
6475862, | Aug 13 1999 | Acacia Research Group LLC | Semiconductor device having gate insulating layers different in thickness and material and process for fabrication thereof |
6500715, | Apr 08 1996 | TESSERA ADVANCED TECHNOLOGIES, INC | Method of forming a CMOS structure having gate insulation films of different thicknesses |
6511887, | Jun 19 2000 | Taiwan Semiconductor Manufacturing Computer | Method for making FET gate oxides with different thicknesses using a thin silicon nitride layer and a single oxidation step |
6531364, | Aug 05 1998 | GLOBALFOUNDRIES Inc | Advanced fabrication technique to form ultra thin gate dielectric using a sacrificial polysilicon seed layer |
6538278, | Feb 28 1997 | Intel Corporation | CMOS integrated circuit having PMOS and NMOS devices with different gate dielectric layers |
6541395, | Aug 30 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor processing method of forming field effect transistors |
6541823, | Jun 09 1997 | Renesas Electronics Corporation | Semiconductor device including multiple field effect transistors and manufacturing method thereof |
6573192, | Sep 21 2000 | Polaris Innovations Limited | Dual thickness gate oxide fabrication method using plasma surface treatment |
6653675, | Feb 18 1999 | Round Rock Research, LLC | Dual gate dielectric construction |
6661061, | Aug 19 1996 | Advanced Micro Devices, Inc. | Integrated circuit with differing gate oxide thickness |
6686604, | Sep 21 2001 | Bell Semiconductor, LLC | Multiple operating voltage vertical replacement-gate (VRG) transistor |
6703278, | Feb 20 2002 | GLOBALFOUNDRIES Inc | Method of forming layers of oxide on a surface of a substrate |
6706577, | Apr 26 1999 | Taiwan Semiconductor Manufacturing Company | Formation of dual gate oxide by two-step wet oxidation |
6709931, | Oct 04 2001 | Samsung Electronics, Co., Ltd. | Fabrication of semiconductor devices having high-voltage MOS transistors and low-voltage MOS transistors |
6744102, | Aug 30 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | MOS transistors with nitrogen in the gate oxide of the p-channel transistor |
6770550, | May 17 1999 | Renesas Electronics Corporation | Semiconductor device manufacturing method |
6773994, | Dec 26 2001 | Bell Semiconductor, LLC | CMOS vertical replacement gate (VRG) transistors |
6784500, | Aug 31 2001 | Analog Devices, Inc. | High voltage integrated circuit amplifier |
6835634, | Aug 25 1995 | Micron Technology, Inc. | Streamlined field isolation process |
6853030, | Jun 09 1997 | Renesas Electronics Corporation | Semiconductor device including multiple field effect transistors, with first FETs having oxide spacers and the second FETs having oxide nitride oxidation protection |
6861372, | Jul 21 2000 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor device manufacturing method |
6946339, | Jul 02 2001 | Infineon Technologies AG | Method for creating a stepped structure on a substrate |
6946713, | Feb 18 1999 | Round Rock Research, LLC | Multiple thickness gate dielectric layers |
6949479, | Jun 13 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming transistor devices |
7056783, | Sep 21 2001 | Bell Semiconductor, LLC | Multiple operating voltage vertical replacement-gate (VRG) transistor |
7241662, | Jun 24 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reduction of field edge thinning in peripheral devices |
7262102, | Jun 24 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reduction of field edge thinning in peripheral devices |
7361960, | Jun 30 1997 | TOSHIBA MEMORY CORPORATION | Semiconductor device and method of manufacturing the same |
7427791, | Apr 08 1996 | TESSERA ADVANCED TECHNOLOGIES, INC | Method of forming a CMOS structure having gate insulation films of different thicknesses |
7563679, | Jun 24 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reduction of field edge thinning in peripheral devices |
7781814, | Apr 08 1996 | TESSERA ADVANCED TECHNOLOGIES, INC | Method of forming a CMOS structure having gate insulation films of different thicknesses |
7994037, | Jul 31 2008 | Advanced Micro Devices, Inc. | Gate dielectrics of different thickness in PMOS and NMOS transistors |
8674419, | Apr 08 1996 | TESSERA ADVANCED TECHNOLOGIES, INC | Method of forming a CMOS structure having gate insulation films of different thicknesses |
9111909, | Apr 08 1996 | TESSERA ADVANCED TECHNOLOGIES, INC | Method of forming a CMOS structure having gate insulation films of different thicknesses |
9589846, | Jan 25 2016 | United Microelectronics Corp. | Method of forming semiconductor device |
Patent | Priority | Assignee | Title |
4859619, | Jul 15 1988 | Atmel Corporation | EPROM fabrication process forming tub regions for high voltage devices |
5254489, | Oct 18 1990 | NEC Electronics Corporation | Method of manufacturing semiconductor device by forming first and second oxide films by use of nitridation |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 08 1995 | LIN, JENGPENG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 007364 | /0156 | |
Feb 16 1995 | United Microelectronics Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Sep 27 1999 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 29 2003 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 03 2003 | ASPN: Payor Number Assigned. |
Aug 08 2007 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 26 1999 | 4 years fee payment window open |
Sep 26 1999 | 6 months grace period start (w surcharge) |
Mar 26 2000 | patent expiry (for year 4) |
Mar 26 2002 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 26 2003 | 8 years fee payment window open |
Sep 26 2003 | 6 months grace period start (w surcharge) |
Mar 26 2004 | patent expiry (for year 8) |
Mar 26 2006 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 26 2007 | 12 years fee payment window open |
Sep 26 2007 | 6 months grace period start (w surcharge) |
Mar 26 2008 | patent expiry (for year 12) |
Mar 26 2010 | 2 years to revive unintentionally abandoned end. (for year 12) |