The present invention is related to a process for fabricating a mos device having a short channel. The process according to the present invention includes the steps of (a) providing a semiconductor substrate and forming a gate structure on the semiconductor substrate; (b) implanting impurities of a first charge type to the semiconductor substrate with the gate structure serving as a mask to form a first source/drain region having a predetermined impurity concentration; (c) pocket-implanting impurities of a second charge type to the resulting semiconductor substrate with the gate structure serving as a mask to form a second source/drain region having a predetermined impurity concentration; and (d) forming a gate side wall on a flank of the gate structure, and implanting impurities of the first charge type to the resulting semiconductor substrate with the gate structure and the gate side wall serving as a mask to form a third source/drain region having a predetermined impurity concentration. The present invention is characterized in that no threshold voltage adjustment implantation to the semiconductor substrate is needed prior to the growth of the gate structure, and in stead, the diffusion ability of the pocket-implanted impurities in the step (c) can concurrently adjust the threshold voltage of the device.
|
1. A process for fabricating a mos device having a short channel, said process comprising the steps of:
(a) providing a semiconductor substrate and forming a gate structure on said semiconductor substrate; (b) implanting impurities of a first charge type to said semiconductor substrate with said gate structure serving as a mask to form first source and drain regions having a first impurity concentration; (c) pocket-implanting impurities of a second charge type to said resulting semiconductor substrate of said step (b) with said gate structure serving as a mask to form second source and drain regions having a second impurity concentration, the second source region and the second drain region having an overlapping region, the overlapping region being separated from the gate structure by a portion of the semiconductor substrate; and, (d) forming a gate side wall on a flank of said gate structure, and implanting impurities of said first charge type to said resulting semiconductor substrate of said step (c) with said gate structure and said gate side wall serving as a mask to form third source and drain regions having a third impurity concentration; and characterized in that no threshold voltage adjustment implantation to said semiconductor substrate is needed prior to the growth of said gate structure, a diffusion ability of said pocket-implanted impurities in said step (c) concurrently adjusting the threshold voltage of said device.
2. The process according to
3. The process according to
4. The process according to
5. The process according to
6. The process according to
7. The process according to
8. The process according to
9. The process according to
10. The process according to
11. The process according to
12. The process according to
13. The process according to
|
The present invention is related to a process for fabricating a MOS device, and more particularly to a process for fabricating a MOS device having a short channel.
Metal-Oxide-Semiconductor (MOS) transistors have become the most important and essential electronic units in the field of current VLSI technologies. With the more and more complicated circuitry, the included MOS transistors are significantly increased so that to develop a technology that allows more electronic devices to be installed on a chip having a confined area to comply with the high density requirement is an urgent issue for semiconductor manufacturing, from which a few problems are derived.
For the fabrication of a chip having a high device density thereon, it is essential to reduce the size of the devices to be arranged on the chip. For a MOS transistor, when its size is reduced, the channel length thereof is also shortened and meanwhile the operation speed thereof is increased. The channel length, however, cannot be shortened infinitely because the so-called "short channel effects" will occur when the channel length is shortened to a certain extent. The short channel effects include the drop of the threshold voltage (Vt) and the carrier multiplication due to hot electron effects, finally resulting in the electrical breakdown phenomenon.
In the prior art, an implantation step for threshold voltage adjustment is performed prior to the formation of the gate structure to avoid the drop of the threshold voltage mentioned above. Please refer to FIGS. 1(a)∼1(e) which are schematic diagrams showing, the respective steps of a conventional process for fabricating an N-channel MOS transistor. The chip shown in FIG. 1(a) is a p-type silicon chip which has been treated with procedures of washing, thermal oxidization and micro-lithography. The resulting chip is implanted with boron atoms as an implant source at an active area 111 thereof for threshold voltage adjustment, and then field oxide layers 112 and 113 are grown on the chip by wet oxidation. Afterwards, the silicon atoms distributed on the top face of the washed active area 111 are formed as a gate oxide layer 114 by dry oxidation, and a gate structure 115 is further formed above the gate oxide layer 114, as shown in FIG. 1(b). The gate structure 115 is formed by depositing a layer of polysilicon on the whole surface of the chip by a low-pressure chemical vapor deposition (LPCVD) process, doping VA group impurities in the is periodic table such as P or As into the polysilicon layer in a high concentration by a thermal diffusion or an ion implantation process to reduce the resistivity, washing the resulting chip with a solution containing hydrogen fluoride, depositing a silicide layer (preferably a tungsten silicide layer) on the washed chip, defining the gate structure 115 by a micro-lithographic process, and then performing an annealing process to obtain the construction as shown in FIG. 1(b).
Afterwards, VA group impurities in the periodic table such as phosphorous atoms are implanted with the resulting grate serving as a mask, The concentration of the impurities implanted in this step is relatively low, and it is controlled at an amount of about 1013 per cubic centimeter. Accordingly, lightly doped drain (LDD) regions 116 as shown in FIG. 1(c) is formed to prevent the short channel effects in the prior art. Further, a silicon oxide layer is deposited by a CVD process, then the resulting chip is transferred to a thermal diffusion oven for the diffusion of the phosphorous atoms, and a part of the silicon atom structure on the surface of the chip, which is damaged in the impurity implantation process, is annealed at the same time. Now referring to FIG. 1(d), gate side walls 117 are obtained by an anisotropic etching process. Subsequently, VA group impurities in the periodic table such as arsenic atoms are heavily doped with the gate side walls and the gate electrode serving as a mask to form the main portions of a source and a drain electrodes, as shown in FIG. 1(e). The impurity concentration implanted in this step is controlled at an amount of about 1015 per cubic centimeter. As known to those skilled in the art, in the manufacturing process for a semiconductor device, the more the steps required in the process, the more the variables and the lower the yield. In addition, the production efficiency will be adversely effected and the manufacturing cost will be improperly increased if too many steps have to be performed in the manufacturing process. Therefore, the reduction of the number of steps required in a manufacturing process for a semiconductor device without deteriorating the semiconductor device is the goal of the present research and development.
Therefore, a major object of the present invention is to provide a process for fabricating a MOS device, which omits a step of threshold voltage adjustment with immunity from the drop of the threshold voltage even though the MOS device is made to have a short channel.
The present invention is related to a process for fabricating a MOS device having a short channel. The process according to the present invention includes the steps of (a) providing a semiconductor substrate and forming a gate structure on the semiconductor substrate, (b) implanting impurities of a first charge type to the semiconductor substrate Keith the gate structure serving as a mask to form a first source/drain region having a predetermined impurity concentration; (c) pocket-implanting impurities of a second charge type to the resulting semiconductor substrate with the gate structure serving as a mask to form a second source/drain region having a predetermined impurity concentration; and (d) forming a gate side wall on a flank of the gate structure, and implanting impurities of the first charge type to the resulting semiconductor substrate with the gate structure and the gate side wall serving as a mask to form a third source/drain region having a predetermined impurity concentration, and the present process is characterized in that no threshold voltage adjustment implantation to the semiconductor substrate is needed prior to the growth of the gate structure, and in stead, the diffusion ability of the pocket-implanted impurities in the step (c) can concurrently adjust the threshold voltage of the device.
In a preferred embodiment according to the present invention, the second source/drain region is located between the first source/drain region and the third source/drain region. In this case, the predetermined impurity concentration of the third source/drain region is preferably higher than that of the first source/drain region.
In accordance with the present invention, the impurities of the first charge type can be VA group elements in the periodic table, for example phosphorous atoms. In this case, the impurities of the second charge type are preferably IIIA group elements in the periodic table, for example boron atoms.
Alternatively, the impurities of the first charge type can be IIIA group elements in the periodic table, for example boron atoms, and the impurities of the second charge type can be VA group elements in the periodic table, for example phosphorous atoms.
In accordance with another aspect of the present invention, the gate structure is composed of a gate oxide layer and a polysilicon gate layer.
In step (c), the impurities are pocket-implanted to the semiconductor substrate preferably at an angle between about 30 and about 60 degrees.
The present invention will be illustrated in details with reference to the accompany drawings, in which:
FIGS. 1(a)∼1(e) are schematic diagrams showing the respective steps of a conventional process for fabricating an N-channel MOS transistor;
FIGS. 2(a)∼2(f) are schematic diagrams showing the respective steps of a preferred embodiment of a process for fabricating an N-channel MOS transistor according to the present invention; and
FIG. 3 is boron concentration vs. channel depth plot showing the boron concentrations measured at the middle points of the gate electrodes of MOS transistors respectively having a long channel and a short channel fabricated according to the present invention and a MOS transistor having a long channel fabricated according to a conventional process.
A manufacturing process for an N-channel MOS transistor will be taken as an example according to the present invention and illustrated as follows.
Please refer to FIGS. 2(a)∼2(f) which are schematic diagrams showing the respective steps of a preferred embodiment of a process for fabricating an N-channel MOS transistor according to the present invention. The chip shown in FIG. 2(a) is a p-type silicon chip which has been treated with procedures of washing, thermal oxidization and micro-lithography, and then two layers of field oxide 212 and 213 are grown on the chip by diet oxidation. Afterwards, the silicon atoms distributed on the top face of an active area 211 of the chip are formed as a gate oxide layer 214 by dry oxidation, and a gate structure 215 is further formed above the gate oxide layer 214, as shown in FIG. 2(b). The gate structure 215 is formed by depositing a layer of polysilicon on the whole surface of the chip by a low-pressure chemical vapor deposition (LPCVD) process, doping VA group impurities in the periodic table such as P or As into the polysilicon layer in a high concentration by a thermal diffusion or an ion implantation process to reduce the resistivity, washing the resulting chip with a solution containing hydrogen fluoride, depositing a suicide layer (preferably a tungsten suicide layer) on the washed chip, defining the gate structure 215 by a micro-lithographic process, and then performing an annealing process to obtain the construction as shown in FIG. 2(b). It is to be noted that the step of implanting boron atoms into the chip at an active area for threshold voltage adjustment before forming field oxide layers is not necessary according to the present invention owing to the difference in the subsequent implantation steps between the present invention and the prior art illustrated with reference to FIG. 1.
VA group impurities in the periodic table such as phosphorous atoms are implanted with the gate structure 215 serving as a mask, thereby forming n-type first source/drain regions 216, as shown in FIG. 2(c). The implantation energy is in a range between about 10 keV and about 30 keV, and the concentration of the impurities implanted in this step is controlled in a range between about 1013 per cubic centimeter and about 3×1013 per cubic centimeter. Afterwards, IIIA group impurities in the periodic table such as boron atoms are pocket-implanted at an angle ranged between about 30 and about 60 degrees with the gate structure 215 serving as a mask, thereby forming second source/drain regions 217 having a pocket shape, as shown in FIG. 2(d). Further, a silicon oxide layer is deposited by a CVD process, then the resulting chip is transferred to a thermal diffusion oven for the diffusion of the phosphorous atoms, and a part of the silicon atom structure on the surface of the chip, which is damaged in the impurity implantation process, is annealed at the same time. Now referring to FIG. 2(e), gate side walls 218 are obtained by an anisotropic etching process. Subsequently, VA group impurities in the periodic table such as arsenic atoms are heavily doped with the gate side walls and the gate electrode serving as a mask to form third source/drain regions 219 as the main portions of a source and a drain electrodes, as shown in FIG. 2(f). The implantation energy is in a range between about 30 keV and about 50 keV, and the concentration of the impurities implanted in this step is controlled in a range between about 1013 per cubic centimeter and about 3×1013 per cubic centimeter.
If a P-channel MOS transistor is to be fabricated according to the present invention, the same procedures can be performed except that the substrate and the impurities to be implanted need to be replaced by the proper ones.
It is obvious from the above illustration that the step of implanting boron atoms into the chip for threshold voltage adjustment can be omitted in the present process because of the utilization of the subsequent pocket implant process. The pocket implantation for improving the punch-through immunity can concurrently adjust the threshold voltage of the channel by means of the diffusion of the pocket-implanted impurities. This advantage is more prominent for the fabrication of a MOS transistor having a short channel. By comparing the chip shown in FIG. 2(f) With that shown in FIG. 1(e), it is obvious that when the active area is getting smaller, it is more and more difficult for the size of the LDD regions 116 formed according to the prior process to be controlled whereby the regions 116 are likely to overlap under this circumstance, and on the contrary, the channel length of the device fabricated according to the present invention can be shortened without deteriorating the device.
On the other hand, the present process disclosed here, of course, can also be applied to the fabrication of a MOS device having a relatively long channel. A boron concentration vs. channel depth plot showing the boron concentrations measured at the middle points of the gate electrodes of N-channel MOS transistors respectively having a long channel and a short channel fabricated according to the present invention and an N-channel MOS transistor having a long channel fabricated according to a conventional process is depicted in FIG. 3. As shown in FIG. 3, the boron concentration variation of the long-channel MOS device fabricated according to the present invention with the channel depth is substantially the same as that of the MOS device fabricated according to the prior process without pocket implantation.
It should be understood that the scope of the present invention is not limited to the particular embodiment disclosed herein as the best mode contemplated for carrying the present invention. In stead, the scope and the spirit of the present invention are as defined in the appended claims.
Chen, Min-Liang, Wang, Chih-Hsien, Chu, Chih-Hsun, Chang, San-Jung
Patent | Priority | Assignee | Title |
6043130, | May 17 1999 | National Semiconductor Corporation | Process for forming bipolar transistor compatible with CMOS utilizing tilted ion implanted base |
6083795, | Feb 09 1998 | Taiwan Semiconductor Manufacturing Company | Large angle channel threshold implant for improving reverse narrow width effect |
6255174, | Jun 15 1999 | GLOBALFOUNDRIES Inc | Mos transistor with dual pocket implant |
6492670, | Feb 22 1999 | Advanced Micro Devices, Inc. | Locally confined deep pocket process for ULSI MOSFETS |
6784059, | Oct 29 1999 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor device and method of manufacturing thereof |
6875666, | Oct 18 2002 | Samsung Electronics Co., Ltd. | Methods of manufacturing transistors and transistors having an anti-punchthrough region |
6897526, | Feb 12 1998 | SEMICONDUCTOR ENERGY LABORATORY CO , LTD | Semiconductor device and process for producing the same |
7224023, | Oct 29 1999 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor device and method of manufacturing thereof |
7504327, | Jun 14 2004 | SEMICONDUCTOR ENERGY LABORATORY CO , LTD | Method of manufacturing thin film semiconductor device |
7687855, | Feb 12 1998 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having impurity region |
7776725, | Sep 12 2005 | GLOBALFOUNDRIES Inc | Anti-halo compensation |
Patent | Priority | Assignee | Title |
4397887, | Aug 18 1982 | National Semiconductor Corporation | Postponed ROM programming |
5158903, | Nov 01 1989 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Method for producing a field-effect type semiconductor device |
5449937, | Mar 19 1993 | Sharp Kabushiki Kaisha | Field effect transistor with short channel and manufacturing method therefor |
5466957, | Oct 31 1991 | Sharp Kabushiki Kaisha | Transistor having source-to-drain nonuniformly-doped channel and method for fabricating the same |
5518941, | Sep 26 1994 | United Microelectronics Corporation | Maskless method for formation of a field implant channel stop region |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 11 1996 | CHEN, MIN-LIANG | Mosel Vitelic Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008288 | /0769 | |
Nov 11 1996 | WANG, CHIH-HSIEN | Mosel Vitelic Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008288 | /0769 | |
Nov 11 1996 | CHU, CHIH-HSUN | Mosel Vitelic Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008288 | /0769 | |
Nov 11 1996 | CHANG, SAN-JUNG | Mosel Vitelic Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008288 | /0769 | |
Nov 21 1996 | Mosel Vitelic Inc. | (assignment on the face of the patent) | / | |||
Apr 27 2004 | MOSEL VITELIC, INC | Promos Technologies Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015334 | /0772 |
Date | Maintenance Fee Events |
Aug 30 2002 | ASPN: Payor Number Assigned. |
Nov 14 2002 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 22 2007 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 21 2011 | REM: Maintenance Fee Reminder Mailed. |
Apr 11 2011 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Apr 11 2011 | M1556: 11.5 yr surcharge- late pmt w/in 6 mo, Large Entity. |
Date | Maintenance Schedule |
Jul 20 2002 | 4 years fee payment window open |
Jan 20 2003 | 6 months grace period start (w surcharge) |
Jul 20 2003 | patent expiry (for year 4) |
Jul 20 2005 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 20 2006 | 8 years fee payment window open |
Jan 20 2007 | 6 months grace period start (w surcharge) |
Jul 20 2007 | patent expiry (for year 8) |
Jul 20 2009 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 20 2010 | 12 years fee payment window open |
Jan 20 2011 | 6 months grace period start (w surcharge) |
Jul 20 2011 | patent expiry (for year 12) |
Jul 20 2013 | 2 years to revive unintentionally abandoned end. (for year 12) |