A improved method is provided for forming self-aligned integrated circuit structures, particularly self-aligned contact structures, by providing, on a substrate, raised structures each including an outermost protective layer, and each having a horizontal upper surface extending between substantially vertical lateral surfaces, said horizontal upper surface being horizontal over the entire area therebetween. An etchable layer is formed over and between said raised structures. A photoresist layer is formed on said etchable layer and patterned. Said etchable layer is then anisotropically etched selective to said protective layer to remove said etchable layer from between selected of said raised structures, said horizontal upper surfaces substantially preventing etching at top outer edges of said raised structures and preserving thereby the integrity of the protective layers. A fill layer is then formed or deposited to fill between said selected of said raised structures, forming thereat structures that are self-aligned to said selected of said raised structures.

Patent
   6100180
Priority
Nov 03 1995
Filed
Dec 21 1998
Issued
Aug 08 2000
Expiry
Nov 03 2015
Assg.orig
Entity
Large
4
4
all paid
27. A method of forming a structure comprising:
forming a raised structure on a substrate, said raised structure including a protective layer having a upper surface that extends to a lateral surface below the upper surface, the lateral surface projecting towards the substrate, said raised structure being adjacent to and overlaid by a removable layer; wherein said raised structure is formed by:
forming on said substrate an object including a top layer of a protective material with a cap thereon;
forming a spacer of said protective material laterally enclosing said object, said spacer having facets at top outward facing edges thereof, the lowest extent of said facet being no lower than the top of said top layer;
forming a first layer of a first material over said object enclosed by said spacer;
planarizing said first layer of said first material on said substrate downward to the top surfaces of said top layer, removing thereby said cap and portions of said spacer including said facets; and
forming a second layer of said first material over said object enclosed by said spacer and said first layer of said first material;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
removing said removable layer adjacent to said raised structure without breaching said protective layer; and
forming a fill layer over said substrate and said raised structure thereon.
29. A method of forming a structure comprising:
forming a raised structure on a substrate, said raised structure including a protective layer having a upper surface that extends to a lateral surface below the upper surface, the lateral surface projecting towards the substrate, said raised structure being adjacent to and overlaid by a removable layer; wherein said raised structure is formed by:
forming an object on said substrate including a top layer of a protective material;
forming a spacer of said protective material laterally enclosing said object, said spacer having facets at a top outward facing edge thereof;
forming a first layer of a first material over said object enclosed by said spacer;
planarizing said first layer of said first material down to the top surface of said object;
removing simultaneously and at substantially the same rate said first layer of said first material together with said top layer and said spacer of said protective material downward to at least the lowest extent of said facets; and
forming a second layer of said removable material over said object enclosed by said spacer and said first layer of said first material;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
removing said removable layer adjacent to said raised structure without breaching said protective layer; and
forming a fill layer over said substrate and said raised structure thereon.
1. A method of forming a structure comprising:
forming a raised structure on a substrate, said raised structure including a protective layer having a upper surface that extends to a lateral surface below the upper surface, the lateral surface projecting towards the substrate, said raised structure being adjacent to and overlaid by a removable layer; wherein said raised structure is formed by:
forming an object on said substrate including a top layer of a protective material;
forming a spacer of said protective material laterally enclosing said object, said spacer of said protective material having facets at top outward facing edges thereof;
forming a first layer of a first material over and between said object enclosed by said spacer;
planarizing said first layer of said first material down to the top surface of said object;
removing said first layer of said first material at least down to the lowest extent of said facets;
planarizing said object and said spacer down to the level of said first layer of said first material to remove said facets; and
forming a second layer of said first material over said object enclosed by said spacer and said first layer of said first material;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
removing said removable layer adjacent to said raised structure without breaching said protective layer; and
forming a fill layer over said substrate and said raised structure thereon.
16. The method of forming self-aligned integrated circuit structures on a semiconductor substrate comprising:
forming a plurality of raised structures on said semiconductor substrate, each raised structure including a protective layer having a upper surface that is horizontal within and extends to a lateral surface below and circumscribing the upper surface, the lateral surface projecting towards the semiconductor substrate, said plurality of raised structures being separated by and overlaid by a removable layer, wherein said plurality of raised structures are formed by:
forming objects on said substrate each including a top layer of a protective material;
forming spacers of said protective material laterally enclosing said objects, said spacers each having a facet at a top outward facing edge thereof;
forming a first layer of a removable material over and between said objects enclosed by said spacers;
chemical mechanical polishing said first layer of said removable material down to the top surfaces of said objects;
removing simultaneously and at substantially the same rate said first layer of said removable material, together with said top layers and said spacers of said protective material, downward to at least the lowest extent of said facets; and
forming a second layer of said removable material over said objects enclosed by said spacers and said first layer of said removable material, whereby said spacers of said protective material, together with said objects including said top layers of said protective material, form said raised structures, and said spacers of said protective material, together with said top layers of said protective material, form said protective layer, and said first layer of said removable material, together with said second layer of said removable material, form said removable layer;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
anisotropically removing said removable layer selective to said protective layer to remove said removable layer from between selected of said raised structures without breaching said protective layer; and
forming at least one fill layer over said substrate and all structures thereon to fill said spaces and form thereby self-aligned structures.
13. The method of forming self-aligned integrated circuit structures on a semiconductor substrate comprising:
forming a plurality of raised structures on said semiconductor substrate, each raised structure including a protective layer having a upper surface that is horizontal within and extends to a lateral surface below and circumscribing the upper surface, the lateral surface projecting towards the semiconductor substrate, said plurality of raised structures being separated by and overlaid by a removable layer, wherein said plurality of raised structures are formed by:
forming on said substrate objects each including a top layer of a protective material with a cap thereon;
forming spacers of said protective material laterally enclosing said objects, said spacers each having a facet at a top outward facing edge thereof, the lowest extent of said facet being no lower than the top of said top layer;
forming a first layer of a removable material over and between said objects enclosed by said spacers;
chemical mechanical polishing said first layer of said removable material and all other material on said semiconductor substrate downward to the top surfaces of said top layers, removing thereby said caps and portions of said spacers including said facets; and
forming a second layer of said removable material over said objects enclosed by said spacers and said first layer of said removable material, whereby said spacers of said protective material, together with said objects including said top layers of said protective material, form said raised structures, and said spacers of said protective material, together with said top layers of said protective material, form said protective layer, and said first layer of said removable material, together with said second layer of said removable material, together form said removable layer;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
anisotropically removing said removable layer selective to said protective layer to remove said removable layer from between selected of said raised structures without breaching said protective layer; and
forming at least one fill layer over said substrate and all structures thereon to fill said spaces and form thereby self-aligned structures.
24. A method of forming self-aligned integrated circuit structures on a semiconductor substrate comprising:
forming a plurality of raised structures on said semiconductor substrate, each raised structure including a protective layer having a upper surface that is horizontal within and extends to a lateral surface below and circumscribing the upper surface, the lateral surface projecting towards the semiconductor substrate, said plurality of raised structures being separated by and overlaid by a removable layer; the plurality of said raising structures being formed by steps comprising:
forming objects on said substrate each including a top layer of a protective material;
forming spacers of said protective material laterally enclosing said objects, said spacers each having a facet at a top outward facing edge thereof;
forming a first layer of a removable material over and between said objects enclosed by said spacers;
chemical mechanical polishing said first layer of said removable material down to the top surfaces of said objects;
removing simultaneously and at substantially the same rate said first layer of said removable material, together with said top layers and said spacers of said protective material, downward to at least the lowest extent of said facets; and
forming a second layer of said removable material over said objects enclosed by said spacers and said first layer of said removable material, whereby said spacers of said protective material, together with said objects including said top layers of said protective material, form said raised structures, and said spacers of said protective material, together with said top layers of said protective material, form said protective layer, and said first layer of said removable material, together with said second layer of said removable material, form said removable layer;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
anisotropically removing said removable layer selective to said protective layer to remove said removable layer from between selected of said raised structures without breaching said protective layer; and
forming at least one fill layer over said substrate and all structures thereon to fill said spaces and form thereby self-aligned structures.
22. A method of forming self-aligned integrated circuit structures on a semiconductor substrate comprising:
forming a plurality of raised structures on said semiconductor substrate, each raised structure including a protective layer having a upper surface that is horizontal within and extends to a lateral surface below and circumscribing the upper surface, the lateral surface projecting towards the semiconductor substrate, said plurality of raised structures being separated by and overlaid by a removable layer; the plurality of raised structures being formed on said semiconductor substrate by steps comprising:
forming on said substrate objects each including a top layer of a protective material with a cap thereon;
forming spacers of said protective material laterally enclosing said objects, said spacers each having a facet at a top outward facing edge thereof, the lowest extent of said facet being no lower than the top of said top layer;
forming a first layer of a removable material over and between said objects enclosed by said spacers;
chemical mechanical polishing said first layer of said removable material and all other material on said semiconductor substrate downward to the top surfaces of said top layers, removing thereby said caps and portions of said spacers including said facets; and
forming a second layer of said removable material over said objects enclosed by said spacers and said first layer of said removable material, whereby said spacers of said protective material, together with said objects including said top layers of said protective material, form said raised structures, and said spacers of said protective material, together with said top layers of said protective material, form said protective layer, and said first layer of said removable material, together with said second layer of said removable material, together form said removable layer;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
anisotropically removing said removable layer selective to said protective layer to remove said removable layer from between selected of said raised structures without breaching said protective layer; and
forming at least one fill layer over said substrate and all structures thereon to fill said spaces and form thereby self-aligned structures.
9. The method of forming self-aligned integrated circuit structures on a semiconductor substrate comprising:
forming a plurality of raised structures on said semiconductor substrate, each raised structure including a protective layer having a upper surface that is horizontal within and extends to a lateral surface below and circumscribing the upper surface, the lateral surface projecting towards the semiconductor substrate, said plurality of raised structures being separated by and overlaid by a removable layer, wherein said plurality of raised structures are formed by:
forming objects on said substrate each including a top layer of a protective material;
forming spacers of said protective material laterally enclosing said objects, said spacers of said protective material each having facets at top outward facing edges thereof;
forming a first layer of a removable material over and between said objects enclosed by said spacers;
chemical mechanical polishing said first layer of said removable material down to the top surfaces of said objects;
removing said first layer of said removable material at least down to the lowest extent of said facets;
chemical mechanical polishing said objects and said spacers down to the level of said first layer of said removable material to remove said facets; and
forming a second layer of said removable material over said objects enclosed by said spacers and said first layer of said removable material, whereby said spacers of said protective material, together with said objects including said top layers of said protective material, together form said raised structures, and said spacers of said protective material, with associated of said top layers of said protective material, together form said protective layer, and said first layer of said removable material, with said second layer of said removable material, together form said removable layer;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
anisotropically removing said removable layer selective to said protective layer to remove said removable layer from between selected of said raised structures without breaching said protective layer; and
forming at least one fill layer over said substrate and all structures thereon to fill said spaces and form thereby self-aligned structures.
20. A method of forming self-aligned integrated circuit structures on a semiconductor substrate comprising:
forming a plurality of raised structures on said semiconductor substrate, each raised structure including a protective layer having a upper surface that is horizontal within and extends to a lateral surface below and circumscribing the upper surface, the lateral surface projecting towards the semiconductor substrate, said plurality of raised structures being separated by and overlaid by a removable layer; said plurality of raised structures on said semiconductor substrate being formed by steps comprising:
forming objects on said substrate each including a top layer of a protective material;
forming spacers of said protective material laterally enclosing said objects, said spacers of said protective material each having facets at top outward facing edges thereof;
forming a first layer of a removable material over and between said objects enclosed by said spacers;
chemical mechanical polishing said first layer of said removable material down to the top surfaces of said objects;
removing said first layer of said removable material at least down to the lowest extent of said facets;
chemical mechanical polishing said objects and said spacers down to the level of said first layer of said removable material to remove said facets; and
forming a second layer of said removable material over said objects enclosed by said spacers and said first layer of said removable material, whereby said spacers of said protective material, together with said objects including said top layers of said protective material, together form said raised structures, and said spacers of said protective material, with associated of said top layers of said protective material, together form said protective layer, and said first layer of said removable material, with said second layer of said removable material, together form said layer of removable material;
forming a layer of a masking material over said removable layer;
patterning said layer of said masking material;
anisotropically removing said removable layer selective to said protective layer to remove said removable layer from between selected of said raised structures without breaching said protective layer; and
forming at least one fill layer over said substrate and all structures thereon to fill said spaces and form thereby self-aligned structures.
2. The method of claim 1 in which said protective layer comprises polysilicon.
3. The method of claim 1 in which said protective layer comprises silicon nitride.
4. The method of claim 1 in which said protective layer comprises silicon nitride and said removable layer comprises BPSG.
5. The method of claim 1, wherein:
said spacer of said protective material with said object including said top layer of said protective material together form said raised structure;
said spacer of said protective material with said top layer of said protective material together form said protective layer;
said first layer of said first material with said second layer of said first material together form said layer of first material;
said object comprises a gate stack;
said protective material comprises silicon nitride;
said first material comprises BPSG; and
forming said first layer of said first material over said object enclosed by said spacers comprises:
forming a first layer of BPSG over said object enclosed by said spacer, and
reflowing said first layer of BPSG.
6. The method of claim 5, wherein removing said first layer of said first material at least down to the lowest extent of said facets comprises a hydrofluoric dip.
7. The method of claim 5, wherein planarizing said first layer of said first material down to the top surface of said object comprises nitride-selective chemical mechanical polishing.
8. The method of claim 1, further comprising the step of removing said fill layer down to at least the top of said removable layer to form selectively isolated self-aligned structures.
10. The method of claim 9 in which:
said objects comprise gate stacks;
said protective material comprises silicon nitride;
said removable material comprises BPSG; and
forming said first layer of said removable material over and between said objects enclosed by said spacers comprises:
forming a first layer of BPSG over and between said objects enclosed by said spacers, and
reflowing said first layer of BPSG.
11. The method of claim 10, in which removing said first layer of said removable material at least down to the lowest extent of said facets comprises a hydrofluoric dip.
12. The method of claim 10, in which chemical mechanical polishing said first layer of said removable material down to the top surfaces of said objects comprises nitride-selective chemical mechanical polishing.
14. The method of claim 13, in which:
said objects comprise gate stacks;
said protective material comprises silicon nitride;
said removable material comprises BPSG;
said caps comprise an oxide of silicon; and
forming said first layer of said removable material over and between said objects enclosed by said spacers comprises:
forming a first layer of BPSG over and between said objects enclosed by said spacers, and
reflowing said first layer of BPSG.
15. The method of claim 14, in which said chemical mechanical polishing is a nitride-selective chemical mechanical polishing step.
17. The method of claim 16 in which:
said objects comprise gate stacks;
said protective material comprises silicon nitride;
said removable material comprises BPSG; and
said step of forming a first layer of said removable material over and between said objects enclosed by said spacers comprises:
forming a first layer of BPSG over and between said objects enclosed by said spacers, and
reflowing said first layer of BPSG.
18. The method of claim 17, wherein said removing simultaneously and at substantially the same rate said first layer of said removable material, together with said top layers and said spacers of said protective material, downward to below the level of said facets comprises dry etching in a mixture comprising CF4 and CHF3.
19. The method of claim 17, wherein said chemical mechanical polishing said first layer of said removable material down to the top surfaces of said objects comprises nitride-selective chemical mechanical polishing.
21. The method of claim 20, in which:
said objects comprise gate stacks;
said protective material comprises silicon nitride;
said removable material comprises BPSG; and
said step of forming a first layer of said removable material over and between said objects enclosed by said spacers comprises the steps of:
forming a first layer of BPSG over and between said objects enclosed by said spacers, and
reflowing said first layer of BPSG.
23. The method of claim 22, in which:
said objects comprise gate stacks;
said protective material comprises silicon nitride;
said removable material comprises BPSG;
said caps comprise an oxide of silicon; and
said step of forming a first layer of said removable material over and between said objects enclosed by said spacers comprises the steps of:
forming a first layer of BPSG over and between said objects enclosed by said spacers, and
reflowing said first layer of BPSG.
25. The method of claim 24 in which:
said objects comprise gate stacks;
said protective material comprises silicon nitride;
said removable material comprises BPSG; and
said step of forming a first layer of said removable material over and between said objects enclosed by said spacers comprises the steps of:
forming a first layer of BPSG over and between said objects enclosed by said spacers, and
reflowing said first layer of BPSG.
26. The method of claim 25 wherein the step of removing simultaneously and at substantially the same rate said first layer of said removable material, together with said top layers and said spacers of said protective material, downward to below the level of said facets comprises dry etching in a mixture comprising CF4 and CHF3.
28. The method as defined in claim 27, wherein:
said spacer of said protective material together with said object including said top layer of said protective material form said raised structure;
said spacer of said protective material together with said top layer of said protective material form said protective layer; and
said first layer of said first material with said second layer of said first material together form said removable layer.
30. The method as defined in claim 29, wherein:
said spacer of said protective material together with said object including said top layers of said protective material form said raised structure;
said spacer of said protective material together with said top layers of said protective material form said protective layer; and
said first layer of said first material together with said second layer of said first material form said removable layer.

This application is a continuation of U.S. patent application Ser. No. 08/552,824, filed on Nov. 3, 1995, U.S. Pat. No. 5,851,916, titled "Formation of a Self-Aligned Integrated Circuit Structures Using Planarization to Form a Top Surface", which is incorporated herein by reference.

1. The Field of the Invention

The present invention relates to semiconductor devices and the manufacture thereof. More particularly, the present invention is directed to a method for forming self-aligned integrated circuit structures employing a protective layer having a horizontal top surface.

2. The Relevant Technology

Self-aligned structures in an integrated circuit may be formed by shielding previously formed structures with a protective layer of a material that resists the etchant which is used to form spaces for the self-aligned structures. The protective layer shields underlying previously formed structures from the etchant, effectively preventing the etchant from etching away around the structures to be protected. Thus the alignment of the mask to the previously formed structures is much less critical, hence the name "self-aligned". Such self-aligned structures allow denser spacing of circuit devices.

For successful formation of self-aligned structures such as self-aligned contact structures, the protective layer must adequately withstand the etchant which forms the spaces in which the self-aligned structures are to be formed. If a protective layer is etched through in the case of self-aligned contacts for example, the contact structures formed subsequently will contact inappropriate areas, resulting in shorted, non-functional circuit devices.

Protective layers over underlying structures are most vulnerable at top edges of the protective layer. Reducing the protective layer's tendency to be etched through at such top edges would thus provide an important advantage, allowing the production of dense self-aligned circuit designs with increased process control and higher yield.

An object of the present invention is to provide an improved method for forming self-aligned integrated circuit structures, said method providing decreased likelihood of etch-through of a protective layer overlying the circuit structures.

Another object of the present invention is to provide an improved method for forming self-aligned integrated circuit structures, said method allowing the production of dense self-aligned circuit designs with increased process control and higher yield.

Another object of the present invention is to provide processes for forming on a substrate a raised structure including an outermost protective layer, said structure having a horizontal upper surface extending between substantially vertical lateral surfaces, said horizontal upward surface being horizontal over the entire area therebetween.

In accordance with the method of the present invention, raised structures each have thereon a vertical protective layer on lateral sides of the raised structure. The surface of the protective layer forms a vertical lateral surface over the raised structure. Each raised structure is provided with a horizontal upper surface extending between the vertical lateral surface. The horizontal upper surface is substantially horizontal over the entire area between the vertical lateral surface which circumscribes the horizontal upper surface. An etchable layer is provided over and between two or more of the raised structures, and a patterned photoresist layer is provided on the etchable layer.

The etchable layer is then etched anisotropically and selectively to the protective layer to form spaces between the raised structures. A fill layer is then deposited to fill the spaces between the raised structures. The material of the fill layer in the spaces is self-aligned to the raised structures. During the anisotropic etch of the etchable layer, the horizontal upper surface of the protective layer of each raised structure provides significantly improved resistance to, or selectivity of, etching at the top edges of the raised structure where the horizontal upper surface meets the vertical lateral surface. By forming a horizontal upper surface of the protective layer, there is an increase in process reliability, control, and yield.

Various planarization processes may be employed to form the horizontal upper surface of the protective layer of the raised structures, including chemical mechanical polishing and simultaneous etching.

These and other objects and features of the present invention will become more fully apparent from the following description and appended claims, or may be learned by the practice of the invention as set forth hereinafter.

In order that the manner in which the above-recited and other advantages and objects of the invention are obtained may be more fully explained, a more particular description of the invention briefly described above will be rendered by reference to specific embodiments thereof which are illustrated in the appended drawings. Understanding that these drawings depict only typical embodiments of the invention and are not therefore to be considered to be limiting of its scope, the invention will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:

FIG. 1 is a partial cross section of a partially formed integrated circuit according to typical processing.

FIG. 2 is the cross section of FIG. 1 after further typical processing.

FIG. 3 is the cross section of FIG. 2 after further typical processing.

FIG. 4 is a partial cross section of a partially formed integrated circuit according to the method of the present invention.

FIG. 5 is the cross section of FIG. 4 after an etch step.

FIG. 6 is the cross section of FIG. 5 after a deposition step.

FIG. 7 is the cross section of FIG. 6 after a removal step.

FIG. 8 is a partial cross section of a partially formed integrated circuit according to certain processes of the present invention for providing the structure shown in FIG. 4.

FIG. 9 is the cross section of FIG. 8 after a chemical mechanical polishing step.

FIG. 10 is the cross section of FIG. 9 after an etch step.

FIG. 11 is the cross section of FIG. 10 after chemical mechanical polishing step according to one process of the present invention for providing the structure shown in FIG. 4, the cross section of FIG. 13 (described below) after a chemical mechanical polishing step according to another process of the present invention for providing the structure shown in FIG. 4, and the cross section of FIG. 9 after a simultaneous etch step according to yet another process of the present invention for providing the structure shown in FIG. 4.

FIG. 12 is the cross section of FIG. 11 after a deposition step, resulting in structure corresponding to the structure of FIG. 4.

FIG. 13 is a partial cross section of a partially formed integrated circuit according to a process of the present invention for providing the structure shown in FIG. 4.

While the present invention will be described in detail with particular reference to self-aligned contact structures, the present invention is applicable to virtually any type of self-aligned integrated circuit structure, as will be appreciated by those of skill in the art.

FIGS. 1-3 illustrate the typical process for forming self-aligned structures.

FIG. 1 is a partial cross section of a partially formed integrated circuit. Raised structures 14 which include underlying structures 16 and protective layers 18 have been formed on a substrate 12. Protective layers 18 have diagonal facets 19 at the top edges thereof. An etchable layer 20 has been deposited over and between raised structures 14, and a photoresist layer 22 has been deposited and patterned upon etchable layer 20.

FIG. 2 is the cross section of FIG. 1 after an anisotropic etch of etchable layer 20 and removal of photoresist layer 22. The anisotropic etch is intended to be selective to protective layers 18, i.e., to not etch protective layers 18, but the top edges of protective layers 18 are etched somewhat nonetheless. Facets 19 have thus been enlarged. The etching of protective layers 18 is not easily controlled, and can result in a breach thereof as seen at breach location 29.

FIG. 3 is the cross section of FIG. 2 after a fill layer 28 has been deposited thereover. If fill layer 28 is a contact plug fill and underlying structures 16 are gate or wordline stacks, for example, then the plug fill will contact the gate stack or wordline stack at breach location 29, resulting in a shorted, non-functional device.

While the physical and/or chemical mechanisms therefor have not been fully ascertained, it has been found that the etching of protective layer 18 at the top edges thereof illustrated in FIGS. 1-3 can be substantially reduced or eliminated by providing protective layer 18 with a horizontal upper surface which extends horizontally between the vertical lateral surfaces of protective layer 18 without any intervening diagonal facets 19 at the junction of these surfaces.

Accordingly, in the method of the present invention, raised structures 14, each including an underlying structure 16 and a protective layer 18, are formed on a substrate 12 as shown in FIG. 4. Raised structures 14 are each provided with a horizontal upper surface 24 extending between substantially vertical lateral surfaces 26, surface 24 being horizontal over the entire area therebetween. Thus no facets are present at the top edges of protective layers 18 of raised structures 14. An etchable layer 20 has been deposited over substrate 12 and over and between raised structures 14. A photoresist layer 22 has been deposited on etchable layer 20, which etchable layer 22 is then patterned.

FIG. 5 is the cross section of FIG. 4 after an anisotropic etch of etchable layer 20 selective to protective layer 18, and after removal of photoresist layer 22. Horizontal upper surface 24 has prevented any substantial etching of protective layer 18 at the top edges thereof.

FIG. 6 is the cross section of FIG. 5 after deposition of a fill layer 28. Fill layer 28 will be used to form self-aligned structures 30 which are self-aligned to structures 16. Individual self-aligned structures may then be made separate and isolated one from another by removing the materials on substrate 12 from the top down at least as far as the top of etchable layer 20, resulting in self-aligned structures 30 shown in FIG. 7.

In application of the present invention to the formation of self-aligned contact structures, underlying structures 16 are gate or wordline stacks. Protective layer 18 is preferably silicon nitride, and etchable layer 20 is preferably borophosphorous silica glass (BPSG). The absence of facets at the top edges of nitride protective layer 18 substantially improves the selectivity or resistance thereof to standard anisotropic nitride-selective BPSG etches, resulting in better process control and higher yields in a dense self-aligned integrated circuit design.

While protective layer 18 is preferably silicon nitride for formation of self-aligned contact structures, other materials such as polysilicon or an oxide of silicon may be used to form self-aligned structures according to the method of the present invention.

In the process of the present invention described above with reference to FIGS. 4-7, raised structures 14 each having horizontal upper surface 24 may be provided by any suitable planarization process. Presently preferred methods for providing this feature are illustrated below with reference to FIGS. 8-14.

FIG. 8 is a partial cross section of a partially formed integrated circuit. Objects which each include a desired underlying structure 16 and a top layer 32 of a protective material have been formed on substrate 12. Spacers 34 of the same protective material were then formed by deposition and an anisotropic etch, which process results in a facet 35 at the top outside facing edge of each spacer 34. Each top layer 32 together with its associated spacers 34 forms a protective layer 18. The entirety of each underlying structure 16 and its associated protective layer 18 constitutes a raised structure 14. A first layer 36 of an etchable material has been deposited between and over raised structures 14.

According to one presently preferred process for providing raised structures 14 each having a horizontal upper surface, first layer 36 shown in FIG. 8 is removed by chemical mechanical polishing (CMP) down to the top of top layers 32, resulting in the structure shown in FIG. 9. First layer 36 is then etched back to below the lowest extent of facets 35, as shown in FIG. 10. The upwardly protruding portions of top layers 32 and spacers 34 are then removed by CMP, resulting in the structure shown in FIG. 11. A second layer 38 of the same etchable material is then deposited over first layer 36 and raised structures 14, resulting in the structure shown in FIG. 12. First and second layers 36, 38 of the etchable material together form etchable layer 20. Processing may then proceed as described above in relation to FIGS. 4-7.

In application of the above process seen in FIGS. 8-12 to the formation of self-aligned contact structures, the protective material is nitride, the etchable material is BPSG, and the first layer of BPSG is deposited and reflowed to form a planar upper surface. The CMP of the first layer is a nitride-selective CMP, such that the CMP inherently stops on the top of top layers 32. First layer 36 is etched back by an appropriately timed HF dip. A nitride CMP is then used to remove the protruding portions of top layers 32 and spacers 34.

In another presently preferred process for providing raised structures 14 each having a horizontal upper surface, objects which each include a desired underlying structure 16 and a top layer 32 of a protective material with a cap 40 thereon have been formed on a substrate 12, as shown in FIG. 13. Spacers of like protective material are then formed by deposition and an anisotropic etch, which process results in spacers 34 with a facet 35 at the top outside facing edge of each. Each top layer 32 together with its associated spacers 34 forms a protective layer 18. The entirety of each underlying structure 16 and its associated protective layer 18 constitutes a raised structure 14. A first layer 36 of an etchable material is deposited between and over raised structures 14. CMP is then used to remove all materials on substrate 12 from the top downward to the top surface of top layers 32. This is preferably achieved by a CMP selective to the protective material of which top layers 32 and spacers 34 are formed. Caps 40 are removed by the chemical and mechanical action of the CMP. The thin portions of spacers 34 which extend above the top surfaces of top layers 32 are removed by the mechanical action of the CMP, resulting in the structure shown in FIG. 11. A second layer 38 of the same etchable material is then deposited over the structure of FIG. 11, resulting in the structure shown in FIG. 12. Processing may then proceed as described above in relation to FIGS. 4-7.

In application of the above process to the formation of self-aligned contact structures, the protective material is preferably silicon nitride, the etchable material is preferably BPSG, and the cap is preferably an oxide of silicon. The first layer of BPSG is deposited and reflowed to form a planar upper surface.

According yet another presently preferred process for providing raised structures 14 each having a horizontal upper surface, first layer 36 shown in FIG. 8 is removed by chemical mechanical polishing (CMP) down to the top of top layers 32, resulting in the structure shown in FIG. 9. First layer 36 is then etched back simultaneously with top layer 32 and spacers 34 to below the lowest extent of facets 35, resulting directly in the structure shown in FIG. 11. A second layer 38 of the same etchable material is then deposited over first layer 36 and raised structures 14 resulting in the structure shown in FIG. 12. Processing may then proceed as described above in relation to FIGS. 4-7.

In a presently preferred application of the above process to the formation of self-aligned contact structures, the protective material is nitride, and the etchable material is BPSG. The first layer 36 of BPSG is deposited and then reflowed to form a planar upper surface. The CMP of the first layer is a nitride-selective CMP, such that the CMP inherently stops on the top of top layers 32. First layer 36, top layers 32, and spacers 34 are simultaneously etched back by a dry etch including a mixture of CF4 and CHF3.

The present invention may be embodied in other specific forms without departing from its spirit or essential characteristics. The described embodiments are to be considered in all respects only as illustrated and not restrictive. The scope of the invention is, therefore, indicated by the appended claims rather than by the foregoing description. All changes which come within the meaning and range of equivalency of the claims are to be embraced within their scope.

Howard, Bradley J.

Patent Priority Assignee Title
10522348, Jul 30 2007 Micron Technology, Inc. Methods for device fabrication using pitch reduction
11348788, Jul 30 2007 Micron Technology, Inc. Methods for device fabrication using pitch reduction
6258709, Jun 07 2000 Micron Technology, Inc. Formation of electrical interconnect lines by selective metal etch
6420259, Nov 03 1995 Micron Technology, Inc. Formation of a self-aligned structure
Patent Priority Assignee Title
4944682, Oct 07 1988 International Business Machines Corporation Method of forming borderless contacts
5229326, Jun 23 1992 Micron Technology, Inc. Method for making electrical contact with an active area through sub-micron contact openings and a semiconductor device
5296400, Dec 14 1991 Hyundai Electronics Industries Co., Ltd. Method of manufacturing a contact of a highly integrated semiconductor device
6010947, Jul 16 1996 Kabushiki Kaisha Toshiba Semiconductor device and method for manufacturing
//////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Dec 21 1998Micron Technology Inc(assignment on the face of the patent)
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST 0430790001 pdf
Apr 26 2016Micron Technology, IncMORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTPATENT SECURITY AGREEMENT0389540001 pdf
Apr 26 2016Micron Technology, IncU S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0386690001 pdf
Jun 29 2018U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0472430001 pdf
Jul 03 2018MICRON SEMICONDUCTOR PRODUCTS, INC JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 03 2018Micron Technology, IncJPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0475400001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMICRON SEMICONDUCTOR PRODUCTS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0510280001 pdf
Jul 31 2019MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENTMicron Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0509370001 pdf
Date Maintenance Fee Events
Jan 08 2004M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Jan 11 2008M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Sep 21 2011M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Aug 08 20034 years fee payment window open
Feb 08 20046 months grace period start (w surcharge)
Aug 08 2004patent expiry (for year 4)
Aug 08 20062 years to revive unintentionally abandoned end. (for year 4)
Aug 08 20078 years fee payment window open
Feb 08 20086 months grace period start (w surcharge)
Aug 08 2008patent expiry (for year 8)
Aug 08 20102 years to revive unintentionally abandoned end. (for year 8)
Aug 08 201112 years fee payment window open
Feb 08 20126 months grace period start (w surcharge)
Aug 08 2012patent expiry (for year 12)
Aug 08 20142 years to revive unintentionally abandoned end. (for year 12)