A dram device with increased surface area includes a pair of storage nodes arranged in a square configuration, and the square configurations are repeatedly arranged to form matrix cell array region. One of the storage node exhibits an "L" shaped pole and the other storage node exhibits a "reverse L" shaped pole. The "reverse L" shaped pole is rotated 180 degrees from the "L" shaped pole, thereby collectively forming a square configuration as viewed from a top plan view.
|
1. A dram device comprising:
a pair of cells sequentially arranged in a repeating latitudinal and longitudinal pattern, and defining a cell array region of a semiconductor substrate; wherein each of the pair of cells includes a single transistor and a single storage node, resulting in two transistors and two storage nodes for each pair of cells, the two transistors in the pair of cells sharing a common drain region, and the two storage nodes in the pair of cells being electrically connected to each source of each transistor, respectively; wherein one storage node exhibits an "L" shaped pole configuration when viewed from a top view, and the other storage node exhibits a "reversed L" shaped pole configuration, each storage node comprising a main body pole and a protruding pole, the protruding pole projecting at a right angle from a sidewall of the main body pole.
2. The dram device according to
3. The dram cell according to
4. The dram cell according to
5. The dram device according to
6. The dram device according to
7. The dram device according to
8. The dram device according to
|
This application relies for priority upon Korean Patent Application No. 2000-01549, filed on Jan. 13, 2000, the contents of which are herein incorporated by reference in their entirety.
1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly to a semiconductor DRAM (dynamic random access memory) device with uniquely shaped storage nodes resulting in increased surface area and increased capacitance for a memory cell.
2. Description of the Related Art
Advances in the scaling-down of integrated circuit devices have led to smaller wafer areas and consequently smaller devices. High density DRAM (dynamic random access memory) devices, for example, leave little room for the storage node of a memory cell. As is well known, a unit cell of the DRAM comprises one transistor and one cell capacitor to store information. The information storage capacity of the capacitor is proportional to the capacitance, and the capacitance must be maintained at a minimum acceptable level to ensure improved read/write operation and to reduce soft error rates.
However, as the footprint (i.e., the area of a silicon wafer allotted individual memory cells) shrinks, the area occupied by the capacitor must also be reduced. This in turn reduces the surface area of the capacitor electrode, thereby reducing capacitance. This is because cell capacitance (C) is equal to k (A/d), where k is the dielectric constant of the capacitor dielectric, A is the electrode area and d represents the spacing between the electrodes (thickness of the dielectric film).
Accordingly, several techniques have been developed to increase the overall capacitance of the cell capacitor without significantly affecting the wafer area occupied by the cell. One technique is to increase the surface area of the electrode. For example, trench type, stack type and cylindrical type electrode structures have been fabricated.
Because of the downward trend in cell size, the area occupied by the cylindrical capacitor is being decreased in a given area (i.e., unit cell area is being decreased), thereby the top surface area thereof also decreases. To compensate for the decrease in the top surface area, the height of the cylindrical capacitor can be increased so as to increase the sidewall surface area. However, several problems arise when trying to increase the height of the cylindrical capacitor, as described below with regard to
The capacitor as shown in
Although the rectangular storage electrode of
The present invention solves one or more of the above-mentioned problems and it is an object of the present invention to provide a DRAM device with increased surface area.
In accordance with the present invention, the DRAM device comprises a pair of cells arranged lengthwise and widthwise to form a cell array region of a semiconductor substrate. Two transistors in the pair of cells share a common drain region formed in the substrate between gates electrodes of each transistor, and two storage nodes in the pair of cells are electrically connected to each source of the two transistors, respectively. One storage node in the pair of cells is an "L" shaped pole and the other is a "reversed L" shaped pole, rotated 180 degree with respect to the one storage node. Each storage node can be divided into two parts. One is main body pole and the other is protruding pole. The protruding pole protrudes from a side wall of the main body pole.
More particularly, each main body pole is electrically connected to each source of the two transistors, respectively, through a storage node contact plug, and the main body pole occupies most of the cell. Each protruding pole in the pair of cells protrudes into a part of the adjacent cell respectively. A top surface of the main body pole and the protruding pole has a rectangular configuration. A top surface area of the protruding pole is at most half of the main body pole. A spacing between the two storage nodes is the same dimension as the shorter width of the protruding pole. The longer width of the protruding pole is the same dimension as the shorter width of the main body pole plus the spacing between the two storage nodes.
These and other features, aspects, and advantages of the present invention will become better understood with regard to the following description, appended claims, and accompanying drawings where:
The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown.
As described previously in
However, in accordance with the present invention as shown in
As shown in
Each unit cell 200 alone resembles a rectangular configuration as seen from a top plan view, and each set comprising two unit cells 200 constitutes a substantially square configuration as seen from a top plan view (FIG. 4).
Each set is made of a pair of storage nodes 220. The storage node 220 is divided into two parts. One is a main body pole 220a that is electrically connected to the contact plug 210 and located in and occupying most of the area of a corresponding unit cell 200. The other is a projecting pole 220b that is projected from a side wall of the main body pole 220a and located in the other adjacent unit cell 200 of the same one set.
More particularly, the storage node of the present invention will be described with reference to FIG. 5 and FIG. 6.
As shown in
The top plan view of the main body pole 220a' and the projecting pole 220b' of the storage node 220' constitute an "L" shaped configuration (or "reverse L" shaped configuration in case of adjacent storage node 220), and the projecting pole 220b (or 220b') extends into an adjacent unit cell. It is preferable that the distance "c" between the storage nodes, which is determined by the prevailing design rule, should be minimized. It is noted that the area of the top surface of the projecting pole 220b is less than that of the main body pole 220a. That is because the shorter width side "c" of the projecting pole 220b cannot extend beyond half the distance along the longer side "b+2c" of the cell region 200.
As compared to the conventional rectangular storage node of
As described previously, it is known that the capacitance of the cell capacitor is proportional to the surface area of the storage node. The "effective surface area", which affects the capacitance, is divided into a top surface area and a side surface area.
As can be seen in
wherein, "S" represents the total surface area, "S1" represents a top surface area, "S2" represents a side surface area, "c" represents a spacing between the conventional storage nodes in the one set, "a" represents the shorter width, and "b+2c" represents the length of the conventional storage node, respectively.
On the other hand, the top surface of the storage node of the present invention, as described above and as can be seen in
wherein "SS" represents the total surface area, "SS1" represents a top surface area of the storage node, "SS2" represents a side surface area of the storage node pole, "c" represents a spacing between the storage nodes in the one set and also represents the shorter width of the projecting pole, "a" represents the shorter width (i.e., length in figure) of the main body pole of the storage node, "b" represents the longer width (i.e., width in figure) of the main body pole of the storage node, and "h" represents the height of the storage node pole.
Considering equations 1 and 2, the top surface area difference (Al) between the present invention and the conventional invention is given the following equation 3.
From equation 3, we know that the top surface area of the conventional storage node is greater than that of the present invention, because "a" is greater than "c".
Considering equations 1 and 2, the side surface area difference (Δ2) between the present invention and the conventional invention is given the following equation 4.
From equation 4, it can be seen that the side surface area of the present invention is greater than that of the conventional invention, again because "a" is greater than "c".
Now, the total surface area difference (Δ) between the present invention and the convention invention can be calculated by the following equation 5.
From equations 3, 4, 5, it can be seen that although the top surface area of the present invention is decreased as compared to the convention invention, the increase in the side surface is enough to offset the decrease in the top surface area. Accordingly, the total surface area of the capacitor becomes greater than that of the conventional invention. Particularly, since the height of the storage node "h" is sufficiently greater than the spacing "c" between the storage nodes in one set, the increase in the total surface area can be significant.
For example, assume that the length of the storage node "a" is 1 micrometer, the width "b" thereof is 1.5 micrometer, the design rule (e.g., the spacing "c" between storage nodes) is 0.2 micrometer, and the height "h" is 0.8 micrometer. Then, the increase in total surface area (Δ) is 1.12 square micrometers as determined from equation 5. Namely, Δ=(a-c)(2h-c)=(1-0.2)×(1.6-0.2) square micrometers=1.12 square micrometers. In other words, the surface area is increased by an amount of 1.12 square micrometers as compared to the conventional storage node. From equation 1, we know the total surface area (S) of the conventional storage node is 5.92 square micrometers. Accordingly, the increase in surface area with respect to the conventional invention is about 14.62%.
Moreover, when HSG (hemispherical silicon grains) are formed on the surface of the storage node, the effective surface area is increased even further.
As described above, the present invention provides a storage node with increased surface area as compared to the conventional cylindrical storage node. The top surface of the storage node resembles an "L" configuration and that of the adjacent storage node resembles a "reversed L" configuration. Namely, two storage node are center symmetric with respect to the center point between two adjacent cells (one storage node is 180 degree rotated with respected to the other).
Patent | Priority | Assignee | Title |
9559103, | Aug 26 2014 | Samsung Electronics Co., Ltd. | Memory device including selectively disposed landing pads expanded over signal line |
9716094, | Oct 02 2015 | Samsung Electronics Co., Ltd. | Semiconductor device having capacitor and method of fabricating the semiconductor device |
Patent | Priority | Assignee | Title |
4896197, | Dec 10 1986 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having trench and stacked polysilicon storage capacitors |
5712813, | Oct 17 1996 | Multi-level storage capacitor structure with improved memory density |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 22 2000 | HAHN, SEOK-HYUN | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011429 | /0507 | |
Jan 05 2001 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 18 2005 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 08 2009 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Dec 09 2009 | ASPN: Payor Number Assigned. |
Jan 17 2014 | REM: Maintenance Fee Reminder Mailed. |
Jun 11 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jun 11 2005 | 4 years fee payment window open |
Dec 11 2005 | 6 months grace period start (w surcharge) |
Jun 11 2006 | patent expiry (for year 4) |
Jun 11 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 11 2009 | 8 years fee payment window open |
Dec 11 2009 | 6 months grace period start (w surcharge) |
Jun 11 2010 | patent expiry (for year 8) |
Jun 11 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 11 2013 | 12 years fee payment window open |
Dec 11 2013 | 6 months grace period start (w surcharge) |
Jun 11 2014 | patent expiry (for year 12) |
Jun 11 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |