Disclosed are an soi device having no edge leakage current and a method of fabricating the same. The soi device comprises: an soi substrate of a stack structure of a base substrate, a buried oxide layer and a semiconductor layer; an oxide layer formed to be in contact with the buried oxide layer at the semiconductor layer portion corresponding to a field region so that an active region is defined; a gate electrode pattern having a gate oxide layer, the gate oxide layer only formed on the active region; a source region and a drain region formed inside the active region of the semiconductor layer of both sides of the gate electrode pattern; and a gate electrode line formed on the gate electrode pattern and on the field region so as to interconnect the gate electrode patterns of the respective active regions arranged in a line.

Patent
   6479865
Priority
Jun 28 1999
Filed
Jun 16 2000
Issued
Nov 12 2002
Expiry
Jun 16 2020
Assg.orig
Entity
Large
3
15
EXPIRED
1. A Silicon-on-substrate ("soi") device comprising:
an soi substrate of a stack structure of a base substrate, a buried oxide layer and a semiconductor layer;
an oxide layer formed to be in contact with the buried oxide layer at the semiconductor layer portion corresponding to a field region so that an active region is defined;
a gate electrode pattern having a gate oxide layer, the gate oxide layer only formed on the active region;
a source region and a drain region formed inside the active region of the semiconductor layer of both sides of the gate electrode pattern; and
a gate electrode line formed on the gate electrode pattern and on the field region so as to interconnect the gate electrode patterns of the respective active regions arranged in a line, wherein the gate electrode pattern and the gate electrode line are made of the same material, and wherein the gate electrode line has a wider width than that of the gate electrode pattern.
2. A Silicon-on-substrate ("soi") device comprising:
an soi substrate comprising a stacked structure of a base substrate, a semiconductor layer, and a buried oxide layer separating the base substrate and the semiconductor layer;
an oxide structure extending through the semiconductor layer and contacting the buried oxide layer, the oxide structure comprising a plurality of field regions that define and separate a first and second active region within the semiconductor layer;
a gate oxide layer formed on an upper surface of each of the active regions;
a gate electrode pattern comprising a conductive material formed on each of the gate oxide layers;
a source region and a drain region formed in each of the active regions on opposite sides of the gate electrode pattern; and
a gate electrode line comprising the conductive material extending over a portion of the oxide structure separating the first and second active regions, and providing electrical contact between the gate electrode pattern in the first active region and the gate electrode pattern in the second active region, wherein:
the gate electrode pattern is characterized by a width w1;
the gate electrode line is characterized by a width w2; and w2>w1.

1. Field of the Invention

The present invention relates to a silicon-on-insulator("SOI") device and a method of fabricating the same, particularly to an SOI device and the method of fabricating the same capable of preventing from generating leakage current at edges of an active region.

2. Description of the Related Art

As the semiconductor device has progressed with highly enhanced performance, there has been watched a semiconductor integration technology employing, instead the silicon substrate of bulk silicon, an SOI substrate of stack structure consisting of a base substrate, a buried oxide layer and a semiconductor layer. This is because the device formed on the SOI substrate(hereinafter "an SOI device") compared to the conventional device, has advantages likewise faster operation speed due to small junction capacitance, lower voltage due to low threshold voltage and a latch-up removal due to a complete device isolation.

Meanwhile, an isolation step during the manufacturing process of the SOI device for defining active regions is conducted as the LOCOS method or the trench method. In addition, the isolation step is also conducted as the MESA isolation method that a semiconductor layer corresponding to a field region is etched to the buried oxide layer.

Hereinafter, an SOI device and a method of fabricating the same obtained according to the MESA isolation method will be described with reference to FIGS. 1 and 2. Herein, FIG. 1 is its plane view, and FIG. 2 is a cross-sectional view taken along the line II-II' of FIG. 1 to illustrate the fabricating method.

Referring to FIG. 1, an active region AR is defined by etching a semiconductor layer portion 3 corresponding to a field region FR so that the active region AR is formed in shape of an island. A gate electrode 12 is provided in shape of lines, and active regions neighboring in their vertical or horizontal directions are interconnected by the gate electrode 12.

Referring to FIG. 2, an SOI substrate 10 of stack structure consisting of a base substrate 1, a buried oxide layer 2 and a semiconductor layer 3 is provided. The SOI substrate 10 includes an active region AR and a device isolation region FR, the active region AR is defined by etching a semiconductor layer portion corresponding to the field region FR to a buried oxide layer 2. A gate electrode 12 having a gate oxide layer 11 is formed on a resultant such that the gate electrode 12 covers the edges of the active region AR.

However, the conventional SOI device manufactured according to the MESA isolation method increases leakage current because the gate electrode surrounds edges of the active region AR. As a result, operation speed of the device is degraded.

More particularly, the conventional SOI device manufactured according to the MESA isolation method as shown in FIG. 2 is formed in the shape that the gate electrode surrounds edges of the active region AR. In this case, when a selected voltage is applied to the gate electrode 12, an electric field owing to the gate electrode 12 is concentrated onto the edges of the active region AR. However, the concentration at the edges of the active region AR causes a phenomenon that a channel formed at edges of the active region AR is turned-on earlier than a channel formed inside the active region. As a result, the off-leakage current is increased, thereby degrading the device property.

FIG. 3 is a graph showing VG-ID curve of the above-identified SOI device. In the drawing, the full-line is a real VG-ID curve including the edge effect, and the dotted line is a VG-ID curve excluding the edge effect.

Referring to FIG. 3, there is appeared a hump since the channel formed at edges of the active region AR is turned-on earlier than the channel formed inside the active region. In comparison of the off-leakage current at VGS=0 V, the leakage current on a certain occasion occurring the edge effect, is greater than that of the leakage current on an occasion not occurring the edge effect.

Therefore, when an SOI device is formed according to the MESA isolation method, the essential objective to be solved is to prevent increase of the leakage current due to the edge effect so that the degradation of the device property is prevented.

It is the object of the present invention to provide an SOI device having no edge leakage current.

It is another object of the present invention to provide a method of fabricating an SOI device having no edge leakage current.

An SOI device to accomplish the foregoing objectives includes: an SOI substrate of a stack structure of a base substrate, a buried oxide layer and a semiconductor layer; an oxide layer formed to be in contact with the buried oxide layer at the semiconductor layer portion corresponding to a field region so that an active region is defined; a gate electrode pattern having a gate oxide layer, the gate oxide layer only formed on the active region; a source region and a drain region formed inside the active region of the semiconductor layer of both sides of the gate electrode pattern; and a gate electrode line formed on the gate electrode pattern and on the field region so as to interconnect the gate electrode patterns of the respective active regions arranged in a line.

The method of fabricating the SOI device according to the object of the present invention includes the steps of: providing an SOI substrate of a stack structure of a base substrate, a buried oxide layer and a semiconductor layer; forming successively a gate oxide layer and a first conduction layer on the semiconductor layer; etching the gate oxide layer portion, the gate oxide layer corresponding to a field region and the gate oxide layer so that an active region is defined; depositing an oxide layer on a resultant; polishing the oxide layer until the etched first conduction layer is exposed; depositing a second conduction layer on the etched first conduction layer and on the polished oxide layer; forming a mask pattern in shape of a line on the second conduction layer; forming a gate electrode pattern only formed on the active region by etching the second conduction layer, the etched first conduction layer and the gate oxide layer with using the mask pattern, and a gate electrode line interconnecting the gate electrode patterns of the respective neighboring active regions arranged in a line; and forming source and drain regions inside the semiconductor layer portions of both edges of the gate electrode line.

Moreover, another method of fabricating the SOI device according to the objective of the present invention includes the steps of: providing an SOI substrate of a stack structure of a base substrate, a buried oxide layer and a semiconductor layer; forming successively a gate oxide layer and a first conduction layer on the semiconductor layer; patterning the first conduction layer and the gate oxide layer to form a conduction line; forming source and drain regions inside the semiconductor layer portions of both sides of the conduction line; etching the conduction line having the gate oxide layer on a field region and the semiconductor layer to define an active region, thereby forming a gate electrode pattern only on the active region; depositing an oxide layer on a resultant; polishing the oxide layer until the gate electrode pattern is exposed; and forming a gate electrode line interconnecting gate electrode patterns formed at the respective neighboring active regions arranged in a line.

The objects and advantages of the present invention may be more readily understood with reference to the attached detailed descriptions taken in conjunction with the accompanying drawings.

FIG. 1 is a plane view of an SOI device manufactured according to a conventional MESA isolation method.

FIG. 2 is a cross-sectional view taken along the line II-II' of FIG. 1 illustrating the method of fabricating the SOI device.

FIG. 3 is a VG-ID curve showing the variation of drain current to the gate voltage.

FIGS. 4A to 4F are cross-sectional views for showing a method of fabricating the method of SOI device according to one embodiment of the present invention.

FIG. 5 is a plane view corresponding to FIG. 4B.

FIG. 6A is a plane view corresponding to FIG. 4E.

FIG. 6B is a cross-sectional view taken along the line Y-Y' of FIG. 6A.

FIGS. 7A to 7E are cross-sectional views for showing a method of fabricating an SOI device according to another embodiment of the present invention.

FIG. 8 is a plane view corresponding to FIG. 7A.

FIG. 9 is a plane view corresponding to FIG. 7C.

FIG. 10 is a cross-sectional view for showing an abnormal arrangement between the gate electrode line and gate electrode patterns formed according to the other embodiment of the present invention.

Hereinafter, the preferred embodiment of the present invention will now be made with reference to the attached drawings FIGS. 4A to 4F.

Referring to FIG. 4A, there is provided an SOI substrate 30 of a stack structure consisting of a base substrate 21 for supporting the entire body, a buried oxide layer 22 providing a complete device isolation and formed on the base substrate 21, and a semiconductor layer 23 providing an active region disposed on the buried oxide layer 22. The SOI substrate 30 includes an active region AR and a field region FR. The semiconductor layer 23 is preferably formed with thickness of 100∼5,000Å. A gate oxide layer 31 is formed on the semiconductor layer 23, a first conduction layer 32 is deposited on the gate oxide layer 31. The first conduction layer 32 is a polysilicon layer, preferably.

Referring to FIG. 4B, the active region AR in which a device is formed, is defined by an MESA isolation method that the first conduction layer portion, the gate oxide layer portion and the semiconductor layer portion, all formed on the field region FR are etched until the buried oxide layer 22 is exposed. FIG. 5 is a plane view corresponding to FIG. 4B, as shown in the drawings, the etched first conduction layer 32 is only remained on the active region AR.

Referring to FIG. 4C, an oxide layer 33 is deposited on the above resultant with a sufficient thickness to completely cover the etched first conduction layer 32. And then, the polished oxide layer 33 is polished by the chemical mechanical polishing("CMP") process until the etched first conduction layer 32 is exposed. As a result, the oxide layer 33 is only remained on the field region FR.

Referring to FIG. 4D, a second conduction layer 34 is deposited on the polished oxide layer 33 and on the etched first conduction layer 32. Herein, the second conduction layer 34 is made of the same or different material as that of the first conduction layer 32. For example, when the first conduction layer 32 is formed of the polysilicon layer, the second conduction layer 34 is preferably formed of a metal silicide layer. A mask pattern 35 made of photoresist is formed on the second conduction layer 34 in shape of a line.

Referring to FIG. 4E, a gate electrode line 34a and a gate electrode pattern 32a are formed by etching the second conduction layer 34, the first conduction layer 32 and the gate oxide layer 31. Afterward, the mask pattern used as an etching mask is removed.

Herein, the gate electrode pattern 32a is only disposed on the active region AR since the gate electrode pattern 32a is formed by etching the first conduction layer remained on the active region AR. In the mean time, the gate electrode line 34a is disposed at the gate electrode pattern 32a as well as on the field region FR so that gate electrode patterns formed at the respective neighboring active regions AR arranged in a line are interconnected to each other.(Refer to FIGS. 6A and 6B)

Referring to FIG. 4F, source and drain regions 36,37 are formed inside the semiconductor layer portions of both edges of the gate electrode line by an implantation process which employs the gate electrode line 34a as a mask. As a result, an SOI device such as a transistor is completed.

In the SOI device fabricated by the above-described procedures, the gate electrode consisting of the gate electrode pattern and the gate electrode line is formed at the active region and not to surround the edges of the active region. As a result, there is no the leakage current that is caused by previously turning-on the channel of edge in the active region. Accordingly, the SOI device according to the present invention can prevent increase of the off-leakage current due to the edge effect, and as a result the property and reliability of the device is improved.

FIGS. 7A to 7E are cross-sectional views for showing a method of fabricating an SOI device according to another embodiment of the present invention. Herein, like reference numerals designate like structural elements of the previous embodiment.

Referring to FIG. 7A, an SOI substrate 30 of a stack structure consisting of a base substrate 21, a buried oxide layer 22 and a semiconductor layer 23, is provided, and a gate oxide layer 31 and a first conduction layer 42 are deposited on the semiconductor layer 23 successively. The first conduction layer 42 and the gate oxide layer 31 are patterned to have a line form. (Refer to FIG. 8)

Source and drain regions 36,37 are formed inside the semiconductor layer of both edges of the first conduction layer 42 by an implantation process using the patterned first conduction layer 42.

Referring to FIG. 7B, a mask pattern 50 made of photoresist is formed on the above resultant to cover an active region AR.

Referring to FIG. 7C, the active region AR is defined by etching the exposed semiconductor layer portion until the buried oxide layer 22 is exposed. During the etching step, portions of the first conduction layer and the gate oxide layer onto field region FR are etched together, thereby forming a gate electrode pattern 42a only on the active region AR. Afterward, the mask pattern is removed.

FIG. 9 is a plane view corresponding to FIG. 7C for showing results of the above described etching step. As shown in the drawing, the gate electrode pattern 42a is only formed on the active region AR.

Referring to FIG. 7D, an oxide layer 33 is deposited on the resultant, and then polished by the CMP process until the gate electrode pattern 42a is exposed.

Referring to FIG. 7E, a second conduction layer is deposited on the resultant and a gate electrode line 44a is formed by patterning the second conduction layer. Similar to the previous embodiment, the gate electrode line 44a is formed to interconnect gate electrode patterns formed at the respective neighboring active regions AR arranged in a line.

The gate electrode line 44a can be made of a different material from that of the gate electrode pattern 42a. For example, when the gate electrode pattern 42a is made of polysilicon layer, the gate electrode line 44a is preferably made of a metal silicide layer.

Further, the gate electrode line 44a can be made of a material identical to that of the gate electrode pattern 42a. In this case, due to a misalignment during the etching step for forming the gate electrode line 44a, the gate oxide layer 31 may be exposed, then the device reliability is degraded. Accordingly, when the gate electrode line 44a is made of the same material as the gate electrode pattern 42a, width of the gate electrode line 44a is preferably wider than that of the gate electrode pattern 42a so that the exposing of the gate oxide layer 31 since the mis-alignment is prevented.

As described in the above description section, the gate electrode in the present invention is only disposed on the active region and does not surround the edges of the active region, thereby preventing the leakage current generation caused by the edge effect. Therefore, increase of the off-leakage current is prevented and property and reliability of the device is also improved.

Various other modifications can be readily devised by those skilled in the art without departing from the scope of the invention.

Lee, Won Chang, Lee, Woo Han

Patent Priority Assignee Title
8198733, Jun 01 2005 SOCIONEXT INC Semiconductor device with deviation compensation and method for fabricating the same
8421125, Jun 01 2005 SOCIONEXT INC Semiconductor device with deviation compensation and method for fabricating the same
9331061, Aug 29 2011 Efficient Power Conversion Corporation Parallel connection methods for high performance transistors
Patent Priority Assignee Title
5024965, Feb 16 1990 Hughes Electronics Corporation Manufacturing high speed low leakage radiation hardened CMOS/SOI devices
5120667, May 17 1990 Sharp Kabushiki Kaisha Process for fabricating a thin film transistor
5140390, Feb 16 1990 Raytheon Company High speed silicon-on-insulator device
5496764, Jul 05 1994 Motorola, Inc. Process for forming a semiconductor region adjacent to an insulating layer
5719081, Nov 03 1995 Freescale Semiconductor, Inc Fabrication method for a semiconductor device on a semiconductor on insulator substrate using a two stage threshold adjust implant
5850090, May 24 1995 Mitsubishi Denki Kabushiki Kaisha Dynamic semiconductor memory device on SOI substrate
5893728, Sep 01 1994 Acacia Research Group LLC Semiconductor device having a floating node that can maintain a predetermined potential for long time, a semiconductor memory device having high data maintenance performance, and a method of manufacturing thereof
5973364, Sep 19 1997 TOSHIBA MEMORY CORPORATION MIS semiconductor device having body-contact region
6040090, Apr 15 1997 Sanyo Electric Co., Ltd. Positive electrode material for use in non-aqueous electrolyte battery, process for preparing the same, and non-aqueous electrolyte battery
6064090, Jan 17 1996 Acacia Research Group LLC Semiconductor device having a portion of gate electrode formed on an insulating substrate
6168979, Aug 27 1998 Hyundai Electronics Industries Co., Ltd. Method for fabricating semiconductor device
6180985, Dec 30 1998 Hyundai Electronics Industries Co., Ltd. SOI device and method for fabricating the same
6190952, Mar 03 1999 GLOBALFOUNDRIES Inc Multiple semiconductor-on-insulator threshold voltage circuit
6194289, Jun 30 1998 Hyundai Electronics Industries Co., Ltd. SOI device and method of isolation thereof
JP9181077,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jun 09 2000LEE, WON CHANGHYUNDAI ELECTRONICS INDUSTRIES CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0109080589 pdf
Jun 09 2000LEE, WOO HANHYUNDAI ELECTRONICS INDUSTRIES CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0109080589 pdf
Jun 16 2000Hyundai Electronics Industries Co., Ltd.(assignment on the face of the patent)
Date Maintenance Fee Events
Apr 14 2006M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Mar 18 2010ASPN: Payor Number Assigned.
Mar 18 2010RMPN: Payer Number De-assigned.
Apr 26 2010M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Jun 20 2014REM: Maintenance Fee Reminder Mailed.
Nov 12 2014EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Nov 12 20054 years fee payment window open
May 12 20066 months grace period start (w surcharge)
Nov 12 2006patent expiry (for year 4)
Nov 12 20082 years to revive unintentionally abandoned end. (for year 4)
Nov 12 20098 years fee payment window open
May 12 20106 months grace period start (w surcharge)
Nov 12 2010patent expiry (for year 8)
Nov 12 20122 years to revive unintentionally abandoned end. (for year 8)
Nov 12 201312 years fee payment window open
May 12 20146 months grace period start (w surcharge)
Nov 12 2014patent expiry (for year 12)
Nov 12 20162 years to revive unintentionally abandoned end. (for year 12)