A read circuit for a multibit memory cell is provided to convert a multi-level voltage output from the multibit memory cell into the desired number of binary levels. For example, if the multibit memory cell can be programmed to have four resistance levels, which produce four output voltages respectively, the read circuit is provided with two binary outputs. For additional resistance levels, and corresponding voltage levels, additional binary outputs may be provided.

Patent
   6496051
Priority
Sep 06 2001
Filed
Sep 06 2001
Issued
Dec 17 2002
Expiry
Sep 06 2021
Assg.orig
Entity
Large
3
6
all paid
11. A read circuit for a multibit memory cell comprising:
a) a first means for sensing an input voltage from the multibit memory cell and providing a first output voltage;
b) a second means for sensing a voltage difference between the input voltage from the multibit memory cell and an offset voltage, and providing a second output voltage; and
c) a means for providing the offset voltage based upon the first output voltage.
1. A read circuit for a multibit memory cell, the read circuit comprising:
a) a voltage input;
b) a first bit-sensing amplifier comprising a first input node connected to the voltage input, a first output bitline, and a first source;
c) a second bit-sensing amplifier comprising a second input node connected to the voltage input, a second output bitline, and a second source; and
d) a voltage divider circuit comprising a level adjustment input connected to the first source, a bit input connected through an inverter to the first output bitline, and a divider output connected to the second source.
8. A read circuit for a multibit memory cell comprising:
a) a voltage input connected from the multibit memory cell to a first cmos inverter, such that the voltage input is connected to a first gate of a first PMOS transistor and a second gate of a first NMOS transistor, wherein the first cmos inverter comprises the first PMOS transistor comprising a first source connected to vcc and a first drain connected to a first bitline output, the first NMOS transistor comprising a second drain connected to the first bitline output and a second source connected to ground;
b) a first divider circuit comprising a first level adjust input connected to the second source, a first bit input connected to the first bitline output through a first inverter, and a first offset output; and
c) wherein the voltage input is also connected from the multibit memory cell to a second cmos inverter, such that the voltage input is connected to a third gate of a second PMOS transistor and a fourth gate of an second NMOS transistor, wherein the second cmos inverter comprises the second PMOS transistor comprising a third source connected to vcc and a third drain connected to a second bitline output, the second NMOS transistor comprising a fourth drain connected to the second bitline output and a forth source connected to the first offset output.
2. The read circuit of claim 1, wherein the first bit-sensing amplifier is a cmos inverter.
3. The read circuit of claim 1, wherein the second bit-sensing amplifier is a cmos inverter.
4. The read circuit of claim 1, wherein the voltage divider circuit is an NMOS voltage divider.
5. The read circuit of claim 1, wherein the voltage divider is a PMOS voltage divider.
6. The read circuit of claim 1, wherein the first output bitline corresponds to the highest level bit, and the second output bitline corresponds to a lower level bit.
7. The read circuit of claim 1, wherein the first source is connected to ground.
9. The read circuit of claim 8, further comprising:
a) a second divider circuit comprising a second level adjust input connected to the fourth source, a second bit input connected to the second bitline output through a second inverter, and a second offset output; and
b) wherein the voltage input is also connected from the multibit memory cell to a third cmos inverter, such that the voltage input is connected to a fifth gate of a third PMOS transistor and a sixth gate of a third NMOS transistor, wherein the third cmos inverter comprises the third PMOS transistor comprising a fifth source connected to vcc and a fifth drain connected to a third bitline output, the third NMOS transistor comprising a sixth drain connected to the third bitline output and a sixth source connected to the second offset output.
10. The read circuit of claim 8, wherein the first divider circuit comprises series connected FETs, each FET having a FET gate and a FET drain shorted together, such that the first offset output is derived from a connection point between FETs.

The present invention relates to information storage devices, and more specifically to sense amplifiers for a resistive bit used as part of a memory device.

New materials are now making it possible to produce multibit memory cells that are able to have more then just two states. Materials having a perovskite structure, among them colossal magnetoresistance (CMR) materials and high temperature superconductivity (HTSC) materials are materials that have electrical resistance characteristics that can be changed by external influences.

For instance, the properties of materials having perovskite structures, especially for CMR and HTSC materials, can be modified by applying one or more short electrical pulses to a thin film or bulk material. The electric field strength or electric current density from the pulse, or pulses, is sufficient to switch the physical state of the materials so as to modify the properties of the material. The pulse is of low enough energy so as not to destroy, or significantly damage, the material. Multiple pulses may be applied to the material to produce incremental changes in properties of the material. One of the properties that can be changed is the resistance of the material. The change may be at least partially reversible using pulses of opposite polarity from those used to induce the initial change.

The resistance of the material forming the resistive bit can vary over a range of values. Allowing a single resistive bit to support more than one equivalent binary bit worth of data. It may be possible for single resistive bit to store a value that is equivalent to several binary its.

A read circuit is provided to convert a value stored in a resistive bit into an equivalent binary output. The read circuit comprises a voltage input from the resistive bit connected to a first bit-sensing and a second bit-sensing amplifier. The first bit-sensing amplifier comprises a input node connected to the voltage input, a first output bitline and a first source. The second bit-sensing amplifier comprises an input node connected to the voltage input, a second output bitline and a second source. The first output bitline is connected to an inverter that has an output connected to a voltage divider. The voltage divider comprises FETs in series between the inverter output and a level adjustment input, which corresponds to a FET source, which is connected to the first source. The voltage divider further comprises a divider output connected to the second source. The connection from the voltage divider to the second source provides an offset allowing the second bit-sensing amplifier to reset its binary output when the input voltage is higher than an initial switching voltage of the second bit-sensing amplifier.

FIG. 1 is a schematic view of a 2-bit read circuit.

FIG. 2 is a schematic view of a 3-bit read circuit.

FIG. 3 shows a schematic view of a 3-bit read circuit with corresponding output waveforms.

FIG. 1 shows an illustrative example of a read circuit 10 for converting voltage from a multibit memory cell having four voltage levels into a 2-bit binary output.

The read circuit 10 is shown having two output bits, B1 and B2. Two output bits allow the read circuit 10 to convert up to 4 resistance levels of a multibit memory cell into a binary number from 00 to 11. The read circuit 10 is shown having two bit-sensing amplifiers, and a voltage divider circuit.

An input voltage (Vin) 12 is connected from a multibit memory cell, which is not shown, to a first input node 22 of a first bit-sensing amplifier 20, and a second input node 42 of a second bit-sensing amplifier 40.

The first bit-sensing amplifier 20 comprises a PMOS transistor (Q3) 24 connected in series to an NMOS transistor (Q4) 26 at a first output bitline 28, also noted as B2. The PMOS transistor 24 and the NMOS transistor 26 are shown connected in series between Vcc and ground. The NMOS transistor 26 has a source 30 that is shown connected to ground. Although other switchpoints may be used, this first bit-sensing amplifier 20 preferably switches when the input voltage 12 is approximately one half of Vcc.

The second bit-sensing amplifier 40 comprises a PMOS transistor (Q1) 44 connected in series to an NMOS transistor (Q2) 46 at a second output bitline 48, also noted as B1. As shown, the source of the PMOS transistor 44 is connected to Vcc. The NMOS transistor also has a source 50. Although other switchpoints may be used, this second bit-sensing amplifier 40 preferably switches when the voltage difference between the input voltage 12 and the source 50 is approximately one forth of Vcc.

A voltage divider circuit 80 comprises a pair of transistors, Q6 and Q8. As shown the transistors are both n-type, however a voltage divider circuit for use in connection with the present invention could be constructed using p-type transistors instead. The voltage divider circuit 80 comprises a level adjustment input 82, which may correspond to a source of a divider transistor, connected to the source 30, a bit input 84 connected to the first output bitline 28 through an inverter 86, and first divider output 87, which is also marked as Vx, connected to the source 50 of the second bit-sensing amplifier 40. The bit input 84 is connected to a drain 88 and a gate 90 of transistor 92, such that the drain and the gate are shorted together. The first divider output 87 is connected to a gate 94 and a connection point 96 between the pair of transistors. The output voltage at the first divider output 87 is preferably about one half of the voltage at the bit input 84. Although, one half of the voltage at the bit input 84 is preferred, other voltage levels may be desirable and are within the scope of the claims. The pair of transistors Q6 and Q8 set the triggering voltage for the binary "10" and binary "11" bit.

The current flow through Q1 is equal to the current flow through Q2 at V1 and V3, respectively, when B1 switches. Therefore, where Vx is the Q8 drain voltage at the switch point, and assuming the MOS drain current follows the square rules, the following equations illustrate the switching relationships.

KN(V1-VTN)2=KP(VCCV1-VTP)2 (1)

KN(V3-VX-VTN)2=KP(VCC-V3-VTP)2 (2)

From (1) and (2) it is possible to obtain: V X = ( V CC - V TN - V TP ) ⁢ ⁢ ( V3 - V1 ) V CC - V1 - V TP ( 3 )

Since the resistance of a transistor is a function of its W/L ratio, it also evident that the amount of voltage division desired can be adjusted by properly adjusting the W/L ratio of the transistors with respect to each other: W 6 / L 6 W 8 / L 8 = ⁢ V X V CC - V X = ⁢ ( V CC - V TN - V TP ) ⁢ ⁢ ( V3 - V1 ) V CC ⁡ ( V CC - V TP - V3 ) + V3 ⁡ ( V TN + V TP ) ( 4 )

Therefore, by designing the transistors of the first divider, Q6 and Q8, a precision switching voltage control can be obtained. It is possible to make the length of the transistors the same and adjust only the width so that the voltage division is a function of W6/W8. Although the transistors of the voltage divider circuit are shown as n-channel transistors, the voltage divider circuit could also be made using p-channel transistors.

The digital output of the read circuit is output as 00, 01, 10, 11, when an input voltage from a multibit memory cell is between 0 and V1, V1 and V2, V2 and V3, V3 and V4, respectively. The voltage V1 should be larger than the threshold voltage (VTN) of an n-channel transistor. V1, V2, V3 and Vcc need not be evenly divided. The following voltage relationships should be maintained: Vcc=V4>V3>V2>V1>VTN and V4-V3>-VTP. Table 1. shows the relationship between a voltage input Vin and the converted binary output.

TABLE 1
Vin 0-V1 V1-V2 V2-V3 V3-V4
B1 0 1 0 1
B2 0 0 1 1
Binary 00 01 10 11

The same general principal may be applied to additional bits. For example, a 3-bit memory cell capable of converting 8 input voltage levels into a binary number from 000 to 111 may be produced by adding an additional sensing amplifier and an additional voltage divider circuit. In this case, the following voltage conditions should be present Vcc=V8>V7>V6>V5>V4>V3>V2>V1>VTN and V8-V7>-VTP. The voltage need not be evenly divided. The size of the voltage divider transistors could be adjusted for optimum operation.

Referring now to FIG. 2, the read circuit 10 is shown having a three output bits. The read circuit 10 is shown having three bit-sensing amplifiers, and two voltage divider circuits. Following an explanation of the read circuit of FIG. 1, it should be clear that additional bits could be provided by adding an additional bit-sensing amplifier and an additional voltage divider circuit for each additional bit.

An input voltage (Vin) 12 is connected from a multibit memory cell, which is not shown, to a first input node 102 of a first bit-sensing amplifier 100, a second input node 202 of a second bit-sensing amplifier 200, and a third input node 302 of a third bit-sensing amplifier 300.

The first bit-sensing amplifier 100 comprises a PMOS transistor 104 connected in series to an NMOS transistor 106 at a first output bitline 108, also indicated as B3. The PMOS transistor 104 and the NMOS transistor 106 are shown connected in series between Vcc and ground. The NMOS transistor 106 has a source 110 that is shown connected to ground. Although other switchpoints may be used, this first bit-sensing amplifier 100 preferably switches when the input voltage 12 is approximately one half of Vcc.

The second bit-sensing amplifier 200 comprises a PMOS transistor 204 connected in series to an NMOS transistor 206 at a second output bitline 208, also indicated as B2. As shown, the source of the PMOS transistor 204 is connected to Vcc. The NMOS transistor also has a source 210. Although other switchpoints may be used, this second bit-sensing amplifier 200 preferably switches when the voltage difference between the input voltage 12 and the source 210 is approximately one forth of Vcc.

A first voltage divider circuit 400 comprises a pair of transistors. As shown the transistors are both n-type, however a voltage divider circuit for use in connection with the present invention could be constructed using p-type transistors instead as will be discussed below. The voltage divider circuit comprises a first level adjustment input 402, which may correspond to a divider transistor source, connected to the source 110, a bit input 404 connected to the first output bitline 108 through an inverter 406 and first divider output 407 connected to the source 210 of the second bit-sensing amplifier 200. The bit input 404 is connected to a drain 408 and a gate 410 of transistor 412, such that the drain and the gate are shorted together. The first divider output 407 is connected to a gate 420 and a connection point 430 between the pair of transistors. Although other divider ratios may be used, the voltage at the first divider output 407 is preferably about one half of the voltage at the bit input 404.

The third bit-sensing amplifier 300 comprises a PMOS transistor 304 connected in series to an NMOS transistor 306 at a third output bitline 308, also indicated as B1. As shown, the source of the PMOS transistor 304 is connected to Vcc. The NMOS transistor also has a source 310. Although other switchpoints may be used, this third bit-sensing amplifier 300 preferably switches when the voltage difference between the input voltage 12 and the source 310 is approximately one eighth of Vcc.

A second voltage divider circuit 500 comprises a pair of transistors. As shown the transistors are both p-type, however a voltage divider circuit for use in connection with the present invention could be constructed using n-type transistors instead, as discussed above. The voltage divider circuit comprises a second level adjustment input 502, which may correspond to a source of a divider transistor, connected to the source 210, a bit input 504 connected to the second output bitline 208 through an inverter 506 and second divider output 507 connected to the source 310 of the third bit-sensing amplifier 300. The bit input 504 is connected to a source 508 of transistor 512. The second level adjust input 502 is connected to a gate 520, as well as a drain 522. Although other divider ratios may be used, the voltage at the second divider output 507 is preferably about one forth of the voltage difference between the voltage at the bit input 504 and the source 502.

For purposes of illustration, the read circuit 10 in FIG. 2 is shown having an n-type divider circuit 400 and a p-type divider circuit 500. It is entirely possible to utilize all n-type dividers, all p-type dividers or any desired combination of n-type dividers and p-type dividers.

Referring now to FIG. 3, which illustrates a read out circuit with accompanying output wave forms. Note that high output voltages correspond to binary "0" in the waveforms as shown. The first voltage divider circuit 400 and the second voltage divider circuit 500 are both shown as using n-type transistors. Once the voltage level is high enough so that the first bit sensing amplifier output B3 switches, as shown at 702, the first divider output 407 provides a sufficient offset at the source 210 of the second bit sensing amplifier 200 so that the second bit sensing amplifier can turn return to a high voltage output, as shown at 704. If the source 210 were connected simply to ground, once a sufficient voltage, such as V2, is reached the second output bitline 208 would drop, as shown at 706, and remain low as higher voltages were applied. The presence of the offset allows the second output bitline 208 to return to a high output value, as shown at 704. The combined effects of all of the preceding offsets, in this case from the first divider output 407 offsetting the second divider output 507, allows the third output bitline (BI) 308 to switch as indicated. In the case of additional bits, the effects of the additional divider circuits will further contribute to the offsets. In actual implementation, the switchpoints may not always line up. The divider circuits and the design of the input sensing amplifiers may be optimized to approximate evenly spaced switch points. Also, as the switch points are essentially bands in a range between two voltage points, it is possible to design the memory device such that the voltage levels of the resistive bit are located at the desired position within a given voltage band.

Although illustrative embodiments have been discussed above, the coverage is not limited to these specific embodiments. For example, additional sensing amplifiers and dividers may be added to provide additional bits. It should also be clear that although the transistor discussed above have been referred to as MOS type devices other suitable transistors could be used, including transistors that do not utilize an oxide as the gate insulator. For example, any suitable FET transistors could be used. Rather, the claims shall determine the scope of the invention.

Hsu, Sheng Teng

Patent Priority Assignee Title
6868025, Mar 10 2003 Xenogenic Development Limited Liability Company Temperature compensated RRAM circuit
7339813, Sep 30 2004 Xenogenic Development Limited Liability Company Complementary output resistive memory cell
9159411, Jul 06 2012 SK HYNIX INC; Korea Advanced Institute of Science and Techology Multi-level memory apparatus and data sensing method thereof
Patent Priority Assignee Title
4152716, Jan 07 1976 Hitachi, Ltd. Voltage dividing circuit in IC structure
4298811, Jul 20 1979 Signetics Corporation MOS Voltage divider
5045728, May 17 1989 TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD Trinary to binary level conversion circuit
5475331, Feb 11 1992 U S PHILIPS CORP Current divider and integrated circuit having a plurality of current dividers
5621342, Oct 27 1995 Philips Electronics North America Corporation Low-power CMOS driver circuit capable of operating at high frequencies
6256247, Feb 04 2000 SAMSUNG ELECTRONICS CO , LTD Differential sense amplifiers for resistive cross point memory cell arrays
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Sep 06 2001Sharp Laboratories of America, Inc.(assignment on the face of the patent)
Sep 06 2001HSU, SHENG TENGSharp Laboratories of America, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0121560149 pdf
Jun 26 2012Sharp Laboratories of America, IncSharp Kabushiki KaishaASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0284430164 pdf
Sep 24 2012Sharp Kabushiki KaishaINTELLECTUAL PROPERTIES I KFT ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0295670218 pdf
Sep 26 2012INTELLECTUAL PROPERTIES I KFT Xenogenic Development Limited Liability CompanyASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0296140607 pdf
Date Maintenance Fee Events
Feb 01 2006M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Jun 01 2010M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Feb 15 2013ASPN: Payor Number Assigned.
Feb 15 2013RMPN: Payer Number De-assigned.
May 28 2014M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Dec 17 20054 years fee payment window open
Jun 17 20066 months grace period start (w surcharge)
Dec 17 2006patent expiry (for year 4)
Dec 17 20082 years to revive unintentionally abandoned end. (for year 4)
Dec 17 20098 years fee payment window open
Jun 17 20106 months grace period start (w surcharge)
Dec 17 2010patent expiry (for year 8)
Dec 17 20122 years to revive unintentionally abandoned end. (for year 8)
Dec 17 201312 years fee payment window open
Jun 17 20146 months grace period start (w surcharge)
Dec 17 2014patent expiry (for year 12)
Dec 17 20162 years to revive unintentionally abandoned end. (for year 12)