In a high density dynamic memory circuit, the sense amplifiers are shared by several bitlines in order to maintain a high density and low power design. However, the bitline equalization level drifts after several cycles of operation, caused by an unbalanced capacitance resulting from a size difference of n-FET and p-FET latches in the sense amplifiers. An extra compensating capacitance Ce is added to the NCS node to adjust the loading capacitance to eliminate the bitline drifting.
|
1. A semiconductor memory circuit comprising:
at least one pair of memory arrays; at least one sense amplifier block shared by said pair of memory arrays and comprising a plurality of sense amplifier units, each sense amplifier unit comprising an nmos cross-couple sense component comprising a pair of nmos devices coupled together at an n type sense node, a pmos cross-couple sense component comprising a pair of pmos devices coupled together at a p type sense node, and an equalization device comprising a capacitance, coupled to the n type sense node, with a size that substantially equalizes the total capacitance of the n type sense node and the p type sense node.
12. A bitline sensing and balancing circuit for a high speed, high density and low power dram memory array comprising:
a dram memory array comprising a plurality of memory cells; a plurality of wordlines coupled to the dram memory array for accessing data stored therein; a plurality of bitlines coupled to the dram memory array for accessing data stored therein; a plurality of sense amplifiers coupled across pairs of bitlines wherein a first bitline of the bitline pair is a true sense bitline and a second bitline of the bitline pair is a reference bitline; each sense amplifier includes an n-type latch which is switched by an nset signal, and a p-type latch which is switched by a pset signal, wherein the n-type latch size is smaller than the p-type latch size, for sensing both a high signal and a low signal with equal speed, which provides an unbalanced capacitance between the n-type latch and the p-type latch; a compensating capacitance is coupled to the NCS node to balance the unbalanced capacitance, and when a pair of bitlines are coupled together, the voltage level thereon will equalize at a middle voltage between the bitline high voltage Vblh and ground by a charge sharing effect.
2. The semiconductor memory circuit of
3. The semiconductor memory circuit of
4. The semiconductor memory circuit of
5. The semiconductor memory circuit of
6. The circuit semiconductor memory of
7. The semiconductor memory circuit of
8. The semiconductor memory circuit of
9. The semiconductor memory circuit of
10. The semiconductor memory circuit of
11. The semiconductor memory circuit of
13. The bitline sensing and balancing circuit for a high speed, high density and low power dram memory array of
|
1. Field of the Invention
The present invention relates generally to an enhanced bitline equalization for hierarchical bitline architecture, and more particularly pertains to an enhanced bitline equalization for a hierarchical bitline architecture for high speed, high density and low power DRAM memories. The enhanced bitline equalization is designed to eliminate drifting of the bitline potential from the equilibrium voltage Vbleq caused by bitline unbalanced capacitances.
2. Discussion of the Prior Art
In a modern high density and low power memory design, using a hierarchical bitline architecture can increase the density of the memory array. A hierarchical bitline architecture allows more bitline pairs to share a common sense amplifier. Non-active bitlines are left floating except during a precharge and equalization period. During this period, the precharge devices must have the capability and be large enough to precharge all of the bitline pairs at once. However, large precharge devices can consume a substantial amount of power and require very large device sizes in order to perform this process within a reasonable period of time.
In the design of a conventional memory array, the precharge device is normally fabricated inside the sense amplifier, and is isolated by switch devices from all of the bitlines that are connected to it. The precharge devices are inherently not strong enough when the array size is large, and the Vbleq (bitline equalization) voltage is weakened and lower when it reaches the far end edge of the memory array. In this case, the floating bitlines are difficult to bring to the equalization voltage level, and also the active bitlines are difficult to equalize during the precharge period.
During the equalization period, an equalization voltage EQL is turned on first, so that Vbleq is supplied to the sense amplifier circuit. This process effectively brings the bitlines to the equalization level. Shortly thereafter, a dateline equalization voltage LDQEQ is turned on to equalize the GLDQ wirings. The reason for doing this is that the Vbleq supply is not strong enough to simultaneously bring all of the bitlines and the global DQ data buses to the equalization level.
In a conventional dynamic memory design, each sense amplifier is shared by many pairs of bitlines and the sense amplifier becomes weaker during the PC/EQ (precharge and equalization) period if the PC/EQ device components are also shared. Simulation test results indicate that the bitline equalization level drifts from cycle to cycle and finally saturates at an equilibrium value.
The cause of this drift is primarily attributed to the unbalanced bitline capacitance between the bitline pairs. To be more specific, the pFET device size in the latch circuit of the sense amplifier is more than twice the size of the NFET device in the latch circuit due to an inherently weaker driveability of the pFET device. Therefore, the capacitance load of the PCS node, which is connected to many sense amplifiers in the same block, is larger than the capacitance load of the NCS node, which is also connected to many sense amplifiers in the same block, due to the difference in device sizes. This effect in some bitline data patterns is further enhanced by a bitline loading mismatch and is thus reflected in the final voltage equalization level. This voltage level can be significantly different from the Vbleq (supplied equilibrium voltage), which is the equilibrium voltage of the bitlines before the onset of sensing.
Because the capacitive loading in the circuit is strongly voltage dependent, it is very difficult to avoid this drifting unless a stronger PC/EQ (precharge and equalization) component is used for each bitline pair, which is undesirable.
Accordingly, it is a primary object of the present invention to provide an enhanced bitline equalization for a hierarchical bitline architecture.
The present invention provides a new bitline sensing and balancing circuit for high speed, high density and low power DRAM memories which uses a bitline balancing technique designed to eliminate drifting of the bitline potential from the equilibrium voltage Vbleq caused by bitline unbalanced capacitances.
The drifting of the bitline potential from the equilibrium voltage Vbleq is reduced by adding an extra compensating capacitance element, such as a compensating capacitance element formed by conductor electrodes between the dielectric or in the FET structure, to equalize the capacitance loading between the NCS and PCS nodes of the sense amplifiers to eliminate drifting of the bitline balancing voltage. This results in a sense amplifier circuit with less devices, a high sensing speed and a lower power consumption.
Sensing signal noise can also be reduced by setting the timing of the EQ signal earlier than the MUX signal, and by the proper sizing of equalization devices.
The foregoing objects and advantages of the present invention for an enhanced bitline equalization for a hierarchical bitline architecture may be more readily understood by one skilled in the art with reference being had to the following detailed description of the several preferred embodiments thereof, taken in conjunction with the accompanying drawings wherein like elements are designated by identical reference numerals throughout the several views, and in which:
Tests have indicated that setting the timing of the equalization signal EQ earlier than the multiplex signal MUX helps to reduce the coupling problem, while setting the timing of the EQ signal later than or equal to the MUX signal results in higher levels of switching noise. Thus switching noise can be eliminated or reduced by introducing the EQ signal timing earlier than the arrival of the MUX signal.
The drifting of the bitline equalize potential level drifting can also be minimized by adjusting the EQ device sizes. For example, the drifting phenomena disappeared when the EQ devices had a width W=1.5um. This is caused by the charge sharing effect of the EQ devices with the bitlines. The bitline balance has been changed by the different sizes of the EQ devices.
This can be explained in a schematic diagram of the sense amplifier circuit at the stage after sensing but immediately before equalization, as shown by
The simplest way to eliminate the bitline imbalance problem with fixed PC/EQ devices is to adjust the EQ device sizes. However since a PC/EQ device is required for each pair of bitlines, reducing the bitline imbalance by using larger size PC/EQ devices not only slows down the circuit but also consumes extra power.
A semiconductor memory circuit typically comprises a large number of memory arrays.
Typically one sense amplifier block is shared by a pair of memory arrays and comprises a plurality of sense amplifier units.
As illustrated in
The nMOS and pMOS cross-couple sense components sense and amplify a signal developed on a pair of adjacent bitlines BL, bBL during a sensing period. The sense amplifier unit equalizes the pair of bitlines during an equalization period to a mid-point between a bitline high voltage level and a bitline low voltage level. Because of the inherently weaker driveability of the pMOS device, the pMOS cross-couple sense component is typically 2 to 3 times larger than the size of the nMOS cross-coupled sense component.
The pMOS cross-couple sense component comprises a first pMOS device and a second pMOS device, and the source of the first pMOS device and the drain of the second pMOS device are connected to a p type sense node PCS. The drain of the first pMOS device and the source of the second pMOS device are connected respectively to the first bitline BL and the second bitline bBL, and the gate of the first pMOS device and the gate of the second pMOS device are connected respectively to the second bitline and the first bitline.
Similarly, the nMOS cross-couple sense component comprises a first nMOS device and a second nMOS device, and the source of the first nMOS device and the drain of the second nMOS device are connected to an n type sense node NCS. The drain of the first nMOS device and the source of the second nMOS device are connected respectively to the first bitline BL and the second bitline bBL, and the gate of the first nMOS device and the gate of the second nMOS device are connected respectively to the second bitline and the first bitline.
The parasitic capacitance Cn of the n type sense node is connected to an equalization device comprising an added capacitor Ce with a size that substantially equalizes the total capacitance of the n type sense node NCS and the p type sense node PCS.
The added capacitance Ce can be a metal wiring parasitic capacitance formed by a metal to metal capacitance, or a polysilicon wiring parasitic capacitance formed by a polysilicon to diffusion junction capacitance. Alternatively, the added capacitance can be a device parasitic capacitance formed by a device gate capacitance, or a diffusion parasitic capacitance formed by a diffusion junction capacitance.
If the data stored in the cell is a "high", during sensing the true bitline BL will swing from Vbleq, a BL voltage equalization level, typically ½ of Vblh (the bitline high voltage level), to Vblh (the bitline high voltage level).
To save area, the first sense amplifier is typically shared by an upper memory array and a lower memory array. In operation, if the sense amplifier is being used by the upper memory array, an MUX switch coupled to the lower array is turned off, and vice versa.
The data amplified by the first sense amplifier SA is then sent to a secondary sense amplifier SSA via a local data line LDQ to a master data line MDQ. If only part of the data in a row (for example, 1/m) is to be sent out, a column decoder is used to select 1/m data from the first sense amplifier SA to send to the secondary sense amplifier SSA. Data switches are conventionally present in the first sense amplifiers as well as along the data lines.
A first sense amplifier SA comprises an upper switch MUX 1, a lower switch MUX 2, a data switch BCSL 30, a cross-couple typed sense amplifier 40, similar to that of
In the precharge and equalization device 50, one nMOS device links two bitlines together, and two MOS devices are used for precharge during the precharge period, to allow both bitlines to be precharged to the Vbleq level. If the precharge devices are small and weak, most of the equalization function is handled by the equalization device 50 within the precharge and equalization period.
The data is first amplified and then sent to the local data lines LDQs 150. At that moment, the LDQ switches 70 must be opened by a signal GCSL. Similarly, while data is sent to the master data lines MDQ 140, the MDQ switch 90 must be opened by a signal MDQS. Both LDQ and MDQ (local and master data lines) have their own equalization devices, 80 and 100, respectively. Note that LDQ is precharged to Vbleq, while MDQ is precharged to Vblh. In other words, unlike the first sense amplifier, the second sense amplifier SSA uses Vdd sensing in this example.
During the precharge/equalization period, all of the MUX switches are shut off. Each equalization device 50, 80, 100 is used to precharge/equalize its own circuit. However, the equalization device 50 of the first sense amplifier, which is used to equalize the first amplifier, is also used to equalize the bitlines BLs. Otherwise, each pair of bitlines would need their own equalization device which would result in a huge chip size increase.
Considering the design of the first sense amplifier SA, because the electron mobility is about 2X faster than the hole mobility, the n-latch size is smaller than the p-latch size. This arrangement helps sensing both the high signal and the low signal with equal speed. But, during equalization, if the precharge device 50 is weak, the equalization will not be able to bring both bitlines to the precharge middle point.
This can be solved by increasing the size of the precharge device, or by increasing the cycle time, so that the bitlines will have sufficient time to be precharged and equalized to the right precharge/equalization voltage. This is not a desirable solution since the chip size will be increased, or the performance will be compromised.
Therefore, the present invention balances the unbalanced capacitance by adding an extra compensating capacitance Ce to the NCS node, as illustrated in
While several embodiments and variations of the present invention for an enhanced bitline equalization for a hierarchical bitline architecture are described in detail herein, it should be apparent that the disclosure and teachings of the present invention will suggest many alternatives designs to those skilled in the art.
Hsu, Louis Lu-chen, Wang, Li-Kong
Patent | Priority | Assignee | Title |
11322491, | Oct 15 2020 | NXP USA, INC. | Integrated grid cell |
7046565, | Feb 22 2005 | International Business Machines Corporation | Bi-mode sense amplifier with dual utilization of the reference cells and dual precharge scheme for improving data retention |
7110310, | Jan 23 2003 | Polaris Innovations Limited | RAM store and control method therefor |
7656721, | May 10 2007 | Nanya Technology Corporation | Semiconductor device |
7876634, | Dec 02 2005 | ARM Limited | Apparatus and method for adjusting a supply voltage based on a read result |
8578246, | May 31 2010 | GLOBALFOUNDRIES U S INC | Data encoding in solid-state storage devices |
9202538, | Dec 05 2013 | Infineon Technologies AG | Wordline activation |
Patent | Priority | Assignee | Title |
6191990, | Feb 23 1999 | Hitachi, Ltd. | Semiconductor integrated circuit device having stabilizing capacitors connected between power lines of main amplifiers |
6337824, | Jun 08 1999 | Renesas Electronics Corporation | Dynamic semiconductor memory device with reduced current consumption in sensing operation |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 02 2001 | WANG, LI-KONG | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012073 | /0413 | |
Aug 02 2001 | HSU, LOUIS LU-CHEN | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012073 | /0413 | |
Aug 08 2001 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Oct 22 2020 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054633 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 |
Date | Maintenance Fee Events |
Jan 15 2003 | ASPN: Payor Number Assigned. |
Jun 30 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 16 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 15 2014 | REM: Maintenance Fee Reminder Mailed. |
Sep 26 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Sep 26 2014 | M1556: 11.5 yr surcharge- late pmt w/in 6 mo, Large Entity. |
Date | Maintenance Schedule |
Jan 07 2006 | 4 years fee payment window open |
Jul 07 2006 | 6 months grace period start (w surcharge) |
Jan 07 2007 | patent expiry (for year 4) |
Jan 07 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 07 2010 | 8 years fee payment window open |
Jul 07 2010 | 6 months grace period start (w surcharge) |
Jan 07 2011 | patent expiry (for year 8) |
Jan 07 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 07 2014 | 12 years fee payment window open |
Jul 07 2014 | 6 months grace period start (w surcharge) |
Jan 07 2015 | patent expiry (for year 12) |
Jan 07 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |