A sige HBT BiCMOS on a soi substrate includes a self-aligned base/emitter junction to optimize the speed of the HBT device. The disclosed sige BiCMOS/soi device has a higher performance than a sige BiCMOS device on a bulk substrate. The disclosed device and method of fabricating the same also retains the high performance of a sige HBT and the low power, high-speed properties of a soi CMOS. In addition, the disclosed method of fabricating a self-aligned base/emitter junction provides a HBT transistor having an improved frequency response.
|
1. A method of fabricating a self-aligned sige HBT BiCMOS on a soi substrate, comprising the steps of:
providing a silicon on insulator substrate having a buried oxide layer; etching a collector region in said buried oxide layer; depositing an epitaxial layer in said collector region; depositing a first polysilicon layer on said epitaxial layer in said collector region; etching a trench in said first polysilicon layer in said collector region; etching a void below said trench wherein said void is operatively connected to said trench and said epitaxial layer; depositing a sige base layer in said void such that said sige base layer is operatively connected to said trench and is in contact with said epitaxial layer; depositing a second polysilicon layer in said trench such that said second polysilicon layer is in contact with said sige base layer; connecting said second polysilicon layer to an emitter contact; and connecting said sige base layer to a base contact, wherein said emitter contact and said second polysilicon layer are self-aligned with said sige base layer.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
|
This invention relates to a CMOS integrated circuit and, more particularly, to a self-aligned SiGe HBT BiCMOS on a SOI substrate, and a method of fabricating the same.
Conventional fabrication steps for manufacturing Silicon Germanium (SiGe) bipolar complementary metal oxide semiconductor (BiCMOS) devices include fabricating complementary metal oxide semiconductors (CMOS) and SiGe bipolar hetero-junction bipolar transistors (HBT) on a bulk silicon substrate. This process produces a very high performance HBT for analogue signal processing wherein the CMOS portion is used for digital signal processing and data storage. A problem with this state-of-the-art structure is that the bulk CMOS is relatively slow and consumes a relatively large amount of power. The fabrication process for the device is also complex.
By integrating SiGe HBT into silicon-on-insulator (SOI) substrates one can retain the performance of the SiGe HBT and the low power, high-speed properties of a SOI CMOS. Such devices, and processes of manufacturing the same, have been disclosed in U.S. patent application Ser. No. 09/649,380, filed on Aug. 28, 2000 and titled "Method of Fabricating High Performance SiGe HBT BiCMOS on SOI Substrate," wherein the entire disclosure of said patent application is hereby incorporated by reference. In this patent application, however, the disclosed base/collector junction is not self-aligned. Accordingly, the speed of the device disclosed in the patent application is relatively slow.
The present invention provides a SiGe HBT BiCMOS on a SOI substrate, and a method of fabricating the same, including a self-aligned base/collector junction to optimize the speed of the HBT. The disclosed SiGe BiCMOS/SOI device has a higher performance than a SiGe BiCMOS device on a bulk Silicon substrate. The disclosed device, and method of fabricating the same, also retains the high performance of a SiGe HBT and the low power, high-speed properties of a SOI CMOS. In addition, the disclosed method of fabricating a self-aligned base/collector junction provides a HBT transistor having an improved frequency response.
Accordingly, an object of the invention is to provide a SiGe HBT BiCMOS on a SOI substrate that retains the high performance of a SiGe HBT and the low power, high-speed properties of a SOI CMOS.
Another object of the invention is to provide a SiGe HBT BiCMOS on a SOI substrate including a self-aligned base/collector junction.
A further object of the invention is to provide a SiGe HBT BiCMOS on a SOI substrate having an improved frequency response.
The structure of the proposed self-aligned SiGe BiCMOS/SOI is similar to the device disclosed in each of the above listed patent applications. However, there are several major differences. In particular, the base/collector of the present device is self-aligned. By "self-aligned" Applicant means that the emitter is built up directly on the base. This self-aligned structure provides for a device having a relatively fast operating speed and an improved frequency response. The structure of the gate electrode as well as the structure of the base and the emitter are also different from the device as disclosed in the above listed patent applications. The structure of the present invention will become obvious after review of the following description taken in conjunction with the enclosed figures.
Referring to
Still referring to
Thus, a self-aligned SiGe HBT BiCMOS on a SOI substrate, and a method of fabricating the same, has been disclosed. Although preferred structures and methods of fabricating the device have been disclosed, it should be appreciated that further variations and modifications may be made thereto without departing from the scope of the invention as defined in the appended claims.
Patent | Priority | Assignee | Title |
10446644, | Jun 22 2015 | GLOBALFOUNDRIES U S INC | Device structures for a silicon-on-insulator substrate with a high-resistance handle wafer |
6706614, | Feb 28 2001 | GLOBALFOUNDRIES U S INC | Silicon-on-insulator (SOI) transistor having partial hetero source/drain junctions fabricated with high energy germanium implantation. |
6830987, | Jun 13 2003 | Advanced Micro Devices, Inc. | Semiconductor device with a silicon-on-void structure and method of making the same |
7026690, | Feb 12 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory devices and electronic systems comprising integrated bipolar and FET devices |
7183193, | Dec 28 2001 | Micrel, Inc. | Integrated device technology using a buried power buss for major device and circuit advantages |
7338848, | Oct 20 2004 | Newport Fab, LLC | Method for opto-electronic integration on a SOI substrate and related structure |
7339254, | Oct 20 2004 | Newport Fab, LLC | SOI substrate for integration of opto-electronics with SiGe BiCMOS |
7348632, | Dec 26 2003 | Electronics and Telecommunications Research Institute | NMOS device formed on SOI substrate and method of fabricating the same |
7351620, | Feb 12 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming semiconductor constructions |
7354840, | Oct 20 2004 | Newport Fab, LLC | Method for opto-electronic integration on a SOI substrate |
7422971, | Jul 12 2002 | Intel Corporation | Process for ultra-thin body SOI devices that incorporate EPI silicon tips and article made thereby |
7473947, | Jul 12 2002 | Intel Corporation | Process for ultra-thin body SOI devices that incorporate EPI silicon tips and article made thereby |
7534680, | Nov 19 2003 | Electronics and Telecommunications Research Institute | Bipolar transistor, BiCMOS device, and method for fabricating thereof |
7906403, | Jan 18 2005 | MORGAN STANLEY SENIOR FUNDING, INC | Bipolar transistor and method of fabricating the same |
7943995, | Dec 26 2003 | Electronics and Telecommunications Research Institute | NMOS device, PMOS device, and SiGe HBT device formed on SOI substrate and method of fabricating the same |
9692357, | Jun 14 2012 | Skyworks Solutions, Inc. | Power amplifier modules with bifet and harmonic termination and related systems, devices, and methods |
9755592, | Jun 14 2012 | Skyworks Solutions, Inc. | Power amplifier modules including tantalum nitride terminated through wafer via and related systems, devices, and methods |
Patent | Priority | Assignee | Title |
5614425, | Mar 31 1995 | Kabushiki Kaisha Toshiba | Method of fabricating a bipolar transistor operable at high speed |
5777347, | Mar 07 1995 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD | Vertical CMOS digital multi-valued restoring logic device |
6180466, | Dec 18 1997 | Advanced Micro Devices, INC | Isotropic assisted dual trench etch |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 29 2001 | Sharp Laboratories of America, Inc. | (assignment on the face of the patent) | / | |||
Mar 29 2001 | HSU, SHENG TENG | Sharp Laboratories of America, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011703 | /0425 |
Date | Maintenance Fee Events |
Apr 20 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 04 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 21 2014 | REM: Maintenance Fee Reminder Mailed. |
Apr 15 2015 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Apr 15 2006 | 4 years fee payment window open |
Oct 15 2006 | 6 months grace period start (w surcharge) |
Apr 15 2007 | patent expiry (for year 4) |
Apr 15 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 15 2010 | 8 years fee payment window open |
Oct 15 2010 | 6 months grace period start (w surcharge) |
Apr 15 2011 | patent expiry (for year 8) |
Apr 15 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 15 2014 | 12 years fee payment window open |
Oct 15 2014 | 6 months grace period start (w surcharge) |
Apr 15 2015 | patent expiry (for year 12) |
Apr 15 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |