The method of the invention configures a tri-layer thin film transistor (TFT) on a substrate, the TFT including a stack including a gate electrode supported by the substrate, followed by a first layer of insulator, a layer of semiconductor and a second layer of insulator. The method employs a first step of illumination through the substrate, as shadowed by said gate electrode, to enable a patterning of the second layer of insulator into an insulator patch which is aligned with the gate electrode. A next step of illumination through the substrate, as shadowed by said gate electrode, enables a patterning of metallization contacts for the TFT in alignment with the insulator patch.
|
5. A method for forming a structure on a substrate, said structure including a stack comprising multiple layers with at least one opaque feature incorporated therein, said multiple layers supported by a substrate, and having a layer of photoresist on an upper surface thereof, said method comprising the steps of:
illuminating said stack through said substrate with radiation that is projected through a mask thereby patterning an exposure of said photoresist in accord with said mask features and said opaque feature; developing said photoresist; and processing portions of said upper surface of said stack exposed by said illumination.
1. A method for forming a tri-layer thin film transistor on a substrate, said tri-layer thin film transistor including a stack comprising a gate electrode supported by said substrate, followed by a first insulation layer, a semiconductor layer and a second insulation layer, said method comprising the steps of:
(a) patterning said second insulation layer into an insulation patch which is aligned with said gate electrode; (b) depositing a doped semiconductor layer, wherein said doped semiconductor layer is deposited on said insulator patch and said semiconductor layer; (c) applying a mask under said substrate; and (d) patterning metallization contacts on said doped semiconductor layer, which are aligned with said insulator patch and said mask, by i.) applying a resist layer on said doped semiconductor layer; ii.) exposing said resist layer by backside illumination that has been masked as shadowed by said gate electrode and said mask; iii.) removing areas of said resist layer exposed to said illumination; iv.) depositing a layer of metallization on said resist layer and said doped semiconductor layer; and v.) removing said resist layer and said metallization layer deposited thereon to form contact to source and drain regions of said tri-layer thin film transistor. 2. The method as recited in
3. The method as recited in
i) applying a resist layer on said second insulation layer; ii) exposing said resist, by said first illumination as shadowed by said gate electrode; iii) removing exposed areas of said resist; and iv) removing regions of said second insulator layer to create said insulator patch.
4. The method as recited in
removing exposed areas of said doped semiconductor layer that overlay said insulator patch and said semiconductor layer, using said metallization as a mask.
|
This Invention relates to an improved method for the manufacture of thin film transistors (TFTs) and, more particularly, to a method for the manufacture of fully self-aligned TFTs wherein back illumination is utilized to accomplish the configuration of TFT contact regions and metallization.
TFTs, using hydrogenated amorphous silicon (a-Si:H) as the active material, are widely used in large area electronics applications e.g., active matrix liquid crystal displays (AMLCDs). A typical AMLCD addressing scheme is shown in FIG. 1. There, a TFT T is used to charge each pixel capacitance C to a voltage specified by the video signal. Since the TFT controls the charging voltage, improvements in display size, greyscale, and resolution depend on maximizing TFT performance and minimizing parasitic effects associated with the staggered-inverted TFT structure that is typically used for AMLCDs (see FIG. 2).
TFT 10 comprises a glass substrate 12 on which a gate electrode 12 has been deposited. A silicon nitride layer 14 is positioned between gate electrode 12 and a thin semiconductor layer 18 of hydrogenated amorphous silicon (a-Si:H). Source and drain interface layers 20 and 22 are comprised of n+ doped a-Si:H and are covered by metallization layers 24 and 26, respectively. The distance L defines the approximate conduction channel length within active layer 18.
Self-aligned (SA) TFT structures have been of interest for several years because they benefit performance and minimize parasitic effects. Such structures can allow a TFT conduction channel length L reduction which increases the capacitance charging currents, and a minimization of contact overlap which reduces the TFT parasitic capacitance. Previously demonstrated SA-TFT structures have not been widely adopted in display manufacturing, though, because they require more complicated manufacturing processes.
Though SA-TFTs have been demonstrated for a-Si:H TFTs, previous SA-TFTs have had the disadvantage of increased process complexity, limited device performance, or both. The two most common staggered-inverted TFT structures are the back-channel etched TFT (BCE-TFT) and the tri-layer/i-stopper TFT. The standard BCE-TFT usually requires fewer processing steps than a conventional tri-layer TFT process, but involves a critical etch step that limits the minimum a-Si:H thickness- which, in turn, limits the device performance. Tri-layer TFTs typically have better electrical performance, but require an additional material deposition step and an additional photolithography mask step.
The self-aligned BCE-TFT process is described by Busta et al. in "Self-Aligned Bottom Gate Submicrometer Channel Length a-Si:H Thin Film Transistors" Trans. On Electron Devices, Vol. 36, No. 12, pp 2883-2888, 1989.
To achieve self-alignment for high-performance TFTs, fully self aligned (FSA) tri-layer TFT processes have also been demonstrated.
Another method for fabricating SA tri-layer TFTs is shown in FIG. 5. Instead of using an ion shower doping step, additional photolithography mask steps are used to define contact regions of the TFT, allowing a deposited n+ contact layer to be used. Though this process can be used to fabricate semi-SA tri-layer TFTs, the additional mask steps result in a minimum channel length that is determined by not only the gate dimension, but also the contact region alignment tolerances and the minimum spacing of the contact photolithography.
Accordingly, it is an object of the invention to produce an FSA tri-layer TFT wherein channel length is determined by minimum photolithographic dimensions and not by contact region alignment tolerances.
It is a further object of the invention to produce an FSA tri-layer TFT wherein contact region placement is a direct function of gate electrode placement.
The method of the invention configures a tri-layer thin film transistor (TFT) on a substrate, the TFT including a stack including a gate electrode supported by the substrate, followed by a first layer of insulator, a layer of semiconductor and a second layer of insulator. The method employs a first step of illumination through the substrate, as shadowed by said gate electrode, to enable a patterning of the second layer of insulator into an insulator patch which is aligned with the gate electrode. A next step of illumination through the substrate, as shadowed by said gate electrode, and using a photolithographic mask, enables a patterning of metallization contacts for the TFT in alignment with the insulator patch.
The process shown in
In brief, the process of the invention employs two backside exposure steps to achieve full self-alignment (channel definition requiring no precise contact alignment). As with the other semi-aligned processes, the top SiN layer is patterned by a backside exposure step. Then, an n+ contact layer is deposited and the contact areas are defined by a second backside exposure step. The second backside exposure step uses the gate electrode to define the channel, and during the same exposure, a mask or projection lithography is used on the backside of the substrate to define the contact areas. The contact metallization is then deposited, the remaining resist is lifted off, and the n+ regions outside the contacts are removed by reactive ion etching. Accordingly the invention enables, fully self-aligned (FSA) tri-layer TFTs to be fabricated without ion doping, and with the minimum channel length determined only by the minimum photolithographic dimension.
Referring now to
At this point, photoresist layer 54 is exposed by ultraviolet illumination through glass substrate 42, as shadowed by gate structure 40 (
Thereafter, photoresist layer 58 is developed and a layer of metallization 66 is deposited thereover (
Next, the remaining sections of photoresist layer 58 are removed, causing a lift-off of metallization 66 that is deposited thereon, leaving the source and drain metallizations (
Fully self-aligned tri-layer a-Si:H TFTs have been fabricated with excellent device performance, and contact overlaps<1.□ m. As shown in
Though thicker (50 nm) a-Si:H layers will work in the FSA process, an ultra-thin (13 nm) a-Si:H layer was incorporated in these FSA TFTs to demonstrate the compatibility of the FSA process with very high performance TFT structures. The method of the invention benefits AMLCD TFT manufacturing in several ways. With similar process complexity as conventional TFT manufacturing, the method of the invention can be used to fabricate high performance, short channel length tri-layer TFTs with minimized parasitic effects and avoids the problems associated with contact region photolithograpy tolerances. Thus, avoided are the parasitic effects and long channel lengths associated with conventional TFT structures limit the performance of AMLCDs.
It should be understood that the foregoing description is only illustrative of the invention. Various alternatives and modifications can be devised by those skilled in the art without departing from the invention. For example, while the invention has been described in the context of the manufacture of a tri-layer TFT, it is equally applicable to other structures, such as bilayer TFTs, other semiconductor devices and other structures which are transparent to the illuminating radiation. Accordingly, the present invention is intended to embrace all such alternatives, modifications and variances which fall within the scope of the appended claims.
Thomasson, Daniel B., Jackson, Thomas N.
Patent | Priority | Assignee | Title |
7580087, | Dec 30 2005 | AU OPTRONICS CORP AUO ; AU OPTRONICS CROP AUO | Method for manufacturing pixel structure |
7601552, | Mar 14 2007 | AU Optronics Corporation | Semiconductor structure of liquid crystal display and manufacturing method thereof |
7700483, | Sep 05 2007 | AU Optronics Corporation | Method for fabricating pixel structure |
7829398, | Oct 26 2006 | Industrial Technology Research Institute | Method for making thin film transistor |
7834357, | Oct 26 2006 | Industrial Technology Research Institute | Structure of thin film transistor |
Patent | Priority | Assignee | Title |
5696011, | Mar 25 1992 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming an insulated gate field effect transistor |
5733804, | Dec 22 1995 | Thomson Licensing | Fabricating fully self-aligned amorphous silicon device |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 23 1998 | The Penn State Research Foundation | (assignment on the face of the patent) | / | |||
Oct 31 1998 | JACKSON, THOMAS N | PENN STATE RESEARCH FOUNDATION, THE | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 009590 | /0499 | |
Nov 04 1998 | THOMASSON, DANIEL B | PENN STATE RESEARCH FOUNDATION, THE | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 009590 | /0499 | |
Oct 25 2000 | The Pennsylvania State University | United States Air Force | CONFIRMATORY LICENSE SEE DOCUMENT FOR DETAILS | 011498 | /0994 |
Date | Maintenance Fee Events |
Oct 27 2006 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Oct 14 2010 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Oct 23 2014 | M2553: Payment of Maintenance Fee, 12th Yr, Small Entity. |
Date | Maintenance Schedule |
May 20 2006 | 4 years fee payment window open |
Nov 20 2006 | 6 months grace period start (w surcharge) |
May 20 2007 | patent expiry (for year 4) |
May 20 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 20 2010 | 8 years fee payment window open |
Nov 20 2010 | 6 months grace period start (w surcharge) |
May 20 2011 | patent expiry (for year 8) |
May 20 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 20 2014 | 12 years fee payment window open |
Nov 20 2014 | 6 months grace period start (w surcharge) |
May 20 2015 | patent expiry (for year 12) |
May 20 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |