An active matrix liquid crystal display device includes a thin film transistor (TFT) array substrate and a counter electrode substrate with a liquid crystal layer held therebetween. On a surface of the counter electrode substrate adjacent to the liquid crystal layer, a plurality of counter electrodes are formed perpendicular to gate lines on the TFT array substrate. Each of the counter electrodes faces at least one column of pixel electrodes connected to drain electrodes of the TFTs.
|
6. A method of reducing flicker of images in active matrix liquid crystal display device, the method comprising:
providing a plurality of gate lines and a plurality of data lines intersecting to form a matrix, thin film transistors in a vicinity of the intersections, the thin film transistors having drain electrodes, gate electrodes connected to the gate lines and source electrodes connected to the data lines, and pixel electrodes connected to the drain electrodes; providing a plurality of counter electrodes formed in a direction perpendicular to the gate lines with liquid crystal therebetween, each of the counter electrodes facing at least one column of the pixel electrodes; and decreasing magnitudes of voltages applied to the counter electrodes as a distance of the corresponding thin film transistors increase from a source of signals to the respective gate lines.
15. An active matrix liquid crystal display device comprising a pair of substrates facing each other with a liquid crystal layer held therebetween,
one of the substrates including: a plurality of gate lines and a plurality of data lines intersecting to form a matrix; thin film transistors in a vicinity of intersections of the gate lines and the data lines, the thin film transistors having drain electrodes, gate electrodes connected to the gate lines and source electrodes connected to the data lines; and pixel electrodes connected to the drain electrodes of the thin film transistors, wherein the gate lines, the data lines, the thin film transistors, and the pixel electrodes are formed on a surface of the one substrate adjacent to the liquid crystal layer, the other substrate including, on a surface thereof adjacent to the liquid crystal layer, a plurality of counter electrodes formed in a direction perpendicular to the gate lines on the one substrate, each of the counter electrodes facing at least one column of the pixel electrodes, wherein a magnitude of a voltage applied to a particular counter electrode changes as the thin film transistors opposing the counter electrode increases in distance from a source of signals to the gate lines.
1. An active matrix liquid crystal display device comprising a pair of substrates facing each other with a liquid crystal layer held therebetween,
one of the substrates including: a plurality of gate lines and a plurality of data lines intersecting to form a matrix; thin film transistors in a vicinity of intersections of the gate lines and the data lines, the thin film transistors having drain electrodes, gate electrodes connected to the gate lines and source electrodes connected to the data lines; and pixel electrodes connected to the drain electrodes of the thin film transistors, wherein the gate lines, the data lines, the thin film transistors, and the pixel electrodes are formed on a surface of the one substrate adjacent to the liquid crystal layer, the other substrate including, on a surface thereof adjacent to the liquid crystal layer, a plurality of counter electrodes formed in a direction perpendicular to the gate lines on the one substrate, each of the counter electrodes facing at least one column of the pixel electrodes, wherein a magnitude of a voltage applied to a particular counter electrode decreases as the thin film transistors opposing the counter electrode increase in distance from a source of signals to the gate lines.
14. An active matrix liquid crystal display device comprising a pair of substrates facing each other with a liquid crystal layer held therebetween,
one of the substrates including: a plurality of gate lines and a plurality of data lines intersecting to form a matrix; thin film transistors in a vicinity of intersections of the gate lines and the data lines, the thin film transistors having drain electrodes, gate electrodes connected to the gate lines and source electrodes connected to the data lines; and pixel electrodes connected to the drain electrodes of the thin film transistors, wherein the gate lines, the data lines, the thin film transistors, and the pixel electrodes are formed on a surface of the one substrate adjacent to the liquid crystal layer, the other substrate including, on a surface thereof adjacent to the liquid crystal layer, a plurality of counter electrodes formed in a direction perpendicular to the gate lines on the one substrate, each of the counter electrodes facing at least one column of the pixel electrodes, wherein a magnitude of differing voltages are applied in a symmetric manner to a particular counter electrode as the thin film transistors opposing the counter electrode increases in distance from a source of signals to the gate lines. 11. An active matrix liquid crystal display device comprising a pair of substrates facing each other with a liquid crystal layer held therebetween,
one of the substrates including: a plurality of gate lines and a plurality of data lines intersecting to form a matrix; thin film transistors in a vicinity of intersections of the gate lines and the data lines, the thin film transistors having drain electrodes, gate electrodes connected to the gate lines and source electrodes connected to the data lines; and pixel electrodes connected to the drain electrodes of the thin film transistors, wherein the gate lines, the data lines, the thin film transistors, and the pixel electrodes are formed on a surface of the one substrate adjacent to the liquid crystal layer, the other substrate including, on a surface thereof adjacent to the liquid crystal layer, a plurality of counter electrodes formed in a direction perpendicular to the gate lines on the one substrate, each of the counter electrodes facing at least one column of the pixel electrodes, wherein a summation of negative and positive voltages are applied in a symmetric manner to the liquid crystal layer changes as the thin film transistors opposing the counter electrode increases in distance from a source of signals to the gate lines.
2. An active matrix liquid crystal display device according to
3. An active matrix liquid crystal display device according to
4. An active matrix liquid crystal display device according to
5. An active matrix liquid crystal display device according to
7. The method according to
8. The method according to
9. The method according to
10. The method according to
12. An active matrix liquid crystal display device according to
13. An active matrix liquid crystal display device according to
|
1. Field of the Invention
The present invention generally relates to active matrix liquid crystal display devices, and more particularly to a configuration in which counter electrodes face pixel electrodes with a liquid crystal layer therebetween.
2. Description of the Related Art
Typically, a liquid crystal display device includes a TFT array substrate 54, as shown in
The TFT array substrate 54 includes a plurality of gate lines 51, a plurality of data lines 52, a plurality of thin film transistors 53 formed in the vicinity of intersections of the gate lines 51 and the data lines 52, and pixel electrodes 57 individually connected to the plurality of thin film transistors 53.
On the other hand, the counter electrode substrate 56 facing the TFT array substrate 54 simply includes a single counter electrode 55 common to all the pixel electrodes 57.
A signal voltage from the data lines 52 is applied to the pixel electrodes 57 formed on the TFT array substrate 54 via the thin film transistors 53. A power supply 59 is connected to the counter electrode 55 formed on the counter electrode substrate 56 through a plurality of connector terminals 58. Although two connector terminals 58 are shown in
In the above-mentioned liquid crystal display device, a voltage applied to the counter electrode 55 is selected to be VO so that positive voltages and negative voltages are applied to the liquid crystal layer in a symmetric manner, as illustrated in
Recently, the demand for such a liquid crystal display device with high definition display has been increasing. As a result, the number of intersections between the gate lines 51 and the data lines 52, and the number of thin film transistors 53 connected to the gate lines 51 are drastically being increased. The gate lines 51 exhibit parasitic capacitance at locations such as at the intersections with the data lines 52 and the gate electrodes of the thin film transistors 53 in the vicinity of the intersections.
Therefore, as the desire for higher definition display increases, such capacitance in the gate lines 51 is increased, thus increasing signal delay in the gate lines 51.
When a signal delay occurs in the gate lines 51, the signal waveform of the gate electrodes becomes rounded, and the thin film transistors 53 suffer from the leakage of charge at the timing when they are turned off.
The leakage of charge at the thin film transistors 53 is greater at portions further from gate signal sources. Hence, the further the thin film transistors are from the gate signal sources, the greater the leakage becomes.
Accordingly, the amount of variation in voltage applied to the pixel electrodes 57, which depends upon the leakage of charge at the thin film transistors 53, is also increased at portions of the gate lines 51 that are further from the gate signal sources. Portions 51a, 51b, 51c, 51d, and 51e of each of the gate lines 51 shown in
When the amount of variation in voltage applied to the pixel electrodes 57 differs depending upon a distance in the gate lines 51 from the gate signal sources, voltages applied to the liquid crystal layer, as indicated by B1 to B5 in
Less symmetrical polarity may result in problems of flicker or display failure which results from the sticking phenomenon.
Accordingly, it is an object of the present invention to provide an active matrix liquid crystal display device in which no flicker or sticking of images occurs on a display screen when a signal delay in gate lines causes voltages applied to pixels at portions of the gate lines that are closer to and further from signal sources to differ.
To this end, the present invention provides an active matrix liquid crystal display device including a pair of substrates facing each other with a liquid crystal layer held therebetween. On a surface of one of the substrates adjacent to the liquid crystal layer, there are formed a plurality of gate lines and a plurality of data lines intersecting to form a matrix; thin film transistors in the vicinity of intersections of the gate lines and the data lines, the thin film transistors having gate electrodes connected to the gate lines and source electrodes connected to the data lines; and pixel electrodes connected to the drain electrodes of the thin film transistors. On a surface of the other substrate adjacent to the liquid crystal layer, there are formed a plurality of counter electrodes in the direction perpendicular to the gate lines on the one substrate. Each of the counter electrodes faces at least one column of the pixel electrodes.
Therefore, a voltage is applied at different magnitudes to the plurality of counter electrodes depending upon a distance in the gate lines from signal sources. This prevents a flicker or sticking of images from occurring on a display screen when the amount of variation in voltages applied to the pixel electrodes at portions of the gate lines that are closer to and further from the signal sources differs.
Preferably, the plurality of counter electrodes are connected to power supplies for supplying different voltages, so that the voltages applied to the counter electrodes may be independently set.
Preferably, the plurality of counter electrodes are respectively connected to a plurality of output terminals of a voltage controller connected to a signal power supply to generate different magnitudes of voltage, so that the number of power supplies required may be reduced.
Some illustrative embodiments of the present invention will be described with reference to the drawings, in which:
Referring to
A signal voltage is applied to the pixel electrodes 7 formed on the TFT array substrate 4 from the associated data lines 21 to 30 via the thin film transistors 3. The plurality of counter electrodes 11, 12, 13, 14, and 15 formed on the counter electrode substrate 6 are supplied different voltages from power supplies 16, 17, 18, 19, and 20 via connector terminals 11a, 12a, 13a, 14a, and 15a, respectively.
As shown in
Therefore, even though a signal delay in the gate lines 1 causes voltages applied to the pixel electrodes 7 at portions of the gate lines 1 that are closer to and further from the signal sources to differ, positive voltages and negative voltages are applied to the liquid crystal layer in a symmetric manner. This avoids a flicker or display failure which results from the sticking phenomenon when the present display device is driven.
While five divided counter electrodes, i.e., the counter electrodes 11, 12, 13, 14, and 15 are employed in the first embodiment shown in
This feature would be more remarkably exhibited in high definition display of the SVGA class or higher.
A liquid crystal display device according to a second embodiment of the present invention is described with reference to FIG. 4. The liquid crystal display device according to the second embodiment is different from that of the first embodiment in that the counter electrodes 11, 12, 13, 14, and 15 are supplied with different magnitudes of voltage through output terminals 50a, 50b, 50c, 50d, and 50e of a voltage drop section 50 coupled to a single power supply 49 to generate different fractional voltages.
In the liquid crystal display device according to the second embodiment, the same reference numerals are assigned to the same elements as those of the liquid crystal display device of the first embodiment shown in
The plurality of counter electrodes 11, 12, 13, 14, and 15 formed on the counter electrode substrate 6 of the liquid crystal display device shown in
The voltage drop section 50 having one end connected to the power supply 49 and the other end connected to the ground includes resistors R1, R2, R3, R4, and R5 connected in series. Although the other end of the voltage drop section 50 is connected to the ground in
The voltages applied to the plurality of counter electrodes 11, 12, 13, 14, and 15 from the power supply 49 are set to have different magnitudes in the voltage drop section 50. In
Therefore, the desired voltage is applied to the plurality of counter electrodes 11, 12, 13, 14, and 15 in order to avoid a flicker or display failure which results from the sticking phenomenon when the present liquid crystal display device is driven, allowing the liquid crystal display device to be driven using voltage differences between the pixel electrodes 7 and the plurality of counter electrodes 11, 12, 13, 14, and 15.
Although the present invention has been described through illustrations of its preferred forms, it is to be understood that the described embodiments are only illustrative and various changes and modifications may be imparted thereto without departing from the scope of the present invention which is limited solely by the appended claims.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4697887, | Apr 28 1984 | Canon Kabushiki Kaisha | Liquid crystal device and method for driving the same using ferroelectric liquid crystal and FET's |
4937566, | Apr 28 1987 | Commissariat a l'Energie Atomique | Liquid crystal matrix display screen provided with storage capacitances |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 13 2001 | KIKUCHI, KOJI | ALPS ELECTRIC CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011785 | /0194 | |
May 04 2001 | ALPS Electric Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 04 2007 | REM: Maintenance Fee Reminder Mailed. |
Sep 16 2007 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 16 2006 | 4 years fee payment window open |
Mar 16 2007 | 6 months grace period start (w surcharge) |
Sep 16 2007 | patent expiry (for year 4) |
Sep 16 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 16 2010 | 8 years fee payment window open |
Mar 16 2011 | 6 months grace period start (w surcharge) |
Sep 16 2011 | patent expiry (for year 8) |
Sep 16 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 16 2014 | 12 years fee payment window open |
Mar 16 2015 | 6 months grace period start (w surcharge) |
Sep 16 2015 | patent expiry (for year 12) |
Sep 16 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |