The present invention provides a test mode section for facilitating a worst case product test sequence for signal margin to ensure full product functionality over the entire component lifetime taking all aging effects into account. A semiconductor memory test mode configuration includes a first capacitor for storing digital data connecting a cell plate line to a first bit line through a first select transistor. The first select transistor is activated through a connection to a word line. A second capacitor stores digital data and connects the cell plate line to a second bit line through a second select transistor. The second select transistor is activated through a connection to the word line. A sense amplifier is connected to the first and second bit lines for measuring a differential read signal on the first and second bit lines A resistor is connected to one or both of the bit lines through transistors for adding or reducing the amount of charge on the first bit line when the third transistor is turned on to reduce the differential read signal.
|
1. A semiconductor memory test mode configuration, comprising:
a first capacitor for storing digital data connecting a cell plate line to a first bit line through a first select transistor, the first select transistor activated through a connection to a word line; a second capacitor for storing digital data connecting the cell plate line to a second bit line through a second select transistor, the second select transistor activated through a connection to the word line; a sense amplifier connected to the first and second bit lines for measuring a differential read signal on the first and second bit lines; and a third transistor for changing the amount of charge on the first bit line when the third transistor is turned on to reduce the differential read signal.
12. A method for testing a semiconductor memory comprising the steps of:
pre-charging first and second bit lines; activating a cell plate line to produce a read signal on the first and second bit lines representing digital data stored by a pair of capacitors connected to the cell plate line through first and second transistors; activating a third transistor connected to the first bit line for a time interval to change the amount of charge on the first bit line by moving charge through a third transistor connected to the first bit line; activating a sense amplifier connected to the first and second bit lines thereby boosting read signals on the first and second bit lines; and determining a reduced differential read signal on the first and second bit lines due to the changed amount of charge on the first bit line.
2. The semiconductor memory test mode configuration of
3. The semiconductor memory test mode configuration of
4. The semiconductor memory test mode configuration of
5. The semiconductor memory test mode configuration of
6. The semiconductor memory test mode configuration of
7. The semiconductor memory test mode configuration of
8. The semiconductor memory test mode configuration of
9. The semiconductor memory;test mode configuration of
10. The semiconductor memory test mode of
11. The semiconductor memory test mode of
13. The method for testing a semiconductor memory of
writing write data to the memory; reading read data from the memory; comparing the read data to the written data; and determining the signal margin of the cell when the amount of charge moved through the third transistor is an amount causing a failure of the comparison of the read data with the written data.
14. The method for testing a semiconductor memory of
15. The semiconductor memory test mode configuration of
16. The semiconductor memory test mode configuration of
|
The present disclosure is related to the following concurrently filed applications, all of which are to be assigned to infineon Technologies AG and all of which are hereby Incorporated by reference in their entirety into the present disclosure:
"2T2C Signal Margin Test Mode Using Different Pre-Charge Levels for BL and /BL" to Michael Jacob et al., Ser. No. 10/301,547; "2T2C Signal Margin Test Mode Using a Defined Charge and Discharge of BL and/BL" to Hans-Oliver Joachim et al., Ser. No. 10/301,548; and "2T2C Signal Margin Test Mode Using a Defined Charge and Discharge of BL and /BL" to Hans-Oliver Joachim et al., Ser. No. 10/301,529.
The present invention relates to the implementation of circuits for testing signal margin in memory cells operating in a 2T2C configuration.
In semiconductor memories, reliability issues have become more complicated with increasing memory sizes, smaller feature sizes and lower operating voltages. It has become more Important to understand the cell signal sensing operation, the signal of memory cells and the limiting factors. One particularly important characteristic in reliability determinations of semiconductor memories is the signal margin. In a 2T2C memory cell configuration, the signal margin is a measure of the zero-versus-one signal measured by the sense amplifier. It is particularly useful to be able to measure the signal margin at product level. The results of product-level signal-margin tests can be used to optimize reliability and as well as the sense amplifier design and the bit line architecture to optimize dynamic memory cell readout. Moreover, a product level test sequence for signal margin can help ensure full product functionality over the entire component lifetime taking all aging effects into account.
Among the more recent semiconductor memories, Ferroelectric Random Access Memories (FeRAMs) have attracted much attention due to their low-voltage and high-speed operation In addition to their non-volatility.
The signals on the bit lines during a read access are shown in FIG. 4.
A good solution for determining signal margin in FeRAM memory cells utilizing a single transistor and capacitor (1T1C) is to sweep the reference bit line voltage. A prior art method for determining signal margin in 2T2C FeRAM memory cells is to shift the bit line level by capacitor coupling. However, this method is unsatisfactory because it requires an additional capacitor.
It would therefore be desirable to provide a circuit with a test mode section for facilitating a worst case product test sequence for signal margin. It would also be desirable to design such a circuit for use with semiconductor memories in a 2T2C configuration without requiring additional capacitors in the circuit.
The present invention provides a test mode section for facilitating a worst case product test sequence for signal margin to ensure full product functionality over the entire component lifetime taking all aging effects into account. The invention works well with semiconductor memories having a 2T2C configuration.
A first aspect of the present invention proposes in general terms a semiconductor memory test mode configuration, comprising a first capacitor for storing digital data connecting a cell plate line to a first bit line through a first select transistor, the first select transistor activated through a connection to a word line; a second capacitor for storing digital data connecting the cell plate line to a second bit line through a second select transistor, the second select transistor activated through a connection to the word line; a sense amplifier connected to the first and second bit lines for measuring a differential read signal on the first and second bit lines; and a resistor connected to the first bit line through a third transistor for changing the amount of charge on the first bit line when the third transistor is turned on to reduce the differential read signal.
Another aspect of the present invention includes a method for testing a semiconductor memory comprising the steps of: activating a cell plate line to produce a read signal on first and second bit lines representing digital data stored by a pair of capacitors connected to the cell plate line through first and second transistors; activating a third transistor connected to the first bit line for a time interval to change the amount of charge on the first bit line by moving charge through a resistor connected through the third transistor to the bit line; activating a sense amplifier connected to the first and second bit lines thereby boosting read signals on the first and second bit lines; and determining a reduced differential read signal on the first and second bit lines due to the changed amount of charge on the first bit line. The method also includes writing write data to the memory, reading read data from the memory, comparing the read data to the written data; and determining the signal margin of the cell when the amount of charge moved through the third transistor is an amount causing a failure of the comparison of the read data with the written data.
Further preferred features of the invention will now be described for the sake of example only with reference to the following figures, in which:
In order to test the memory cell of
The corresponding bit-line 16, 16' signals are shown in FIG. 5. The trace 30 represents the signals SM 22 or /SM 20 for activating the transistors TSM 24 or 24'. The traces 32 and 34 represent the signal levels on the bit lines BL 16 and /BL 16'. First, the bit lines BL 16 and /BL 16' are pre-charged to a certain level (e.g. 0V in the figure). At time t0 a common plate line (PL) 18 is activated and a read signal appears on the bit lines according to the capacitance ratio Cferro/CBL. Here, Cferro is the capacitance of storage capacitors Cferro 17 and Cferro 17' which are connected to the plate 18 on one side and to the pair of bit lines (BL 16, /BL 16') on the other side via two select transistors (TS) 19, 19'. CBL is the capacitance of dedicated bit line capacitances (CBL) 14, 14' connected to each bit line. At time t1 again the full read signals are developed on the two bit lines 16, 16'. At time tMon, the signal SM 22 is activated if the bit line 16' is expected to have the higher signal, or the signal /SM 20 is activated if the bit line 16 is expected to have the higher signal. Activating the signal SM 22 switches on the transistor TSM 24 while activating the signal /SM 20 switches on the transistor TSM 24'. At time tMoff, the signal SM 22 or /SM 20 is deactivated again, once again turning off transistors TSM 24 or TSM 24', respectively. There is no limitation for tMon and tMoff in this invention. In one preferred embodiment, the signal SM 22 is activated at a time tMon concurrent is with or after the time t1 at which the signals are developed on the bit lines (tMon t1). Before or concurrently with the time t2 at which a sense amplifier 21 is turned on, de-charging of the bit lines is finished and the signal SM 22 is deactivated (tMoff t2). In other embodiments, tMon can occur before t1 in order to help save access time. Also tMoff can occur after t2.
The charge on the bit line with the higher read signal is decreased by draining off charge through the resistors (RSM) 12 or 12', resulting in a decreased signal on this bit line at t2 when the sense amplifier 21 is activated and the bit line signals are boosted to the full bit line voltages. As a result, the differential read signal, i.e. the difference between the two bit-line signals, is decreased accordingly, which tightens the margin for a save operation of the chip (the worst case test condition). At t3 the sense amplifier is deactivated and the access cycle ends at t4 The signal margin can be determined by varying the time window during which the transistor TSM 24 is switched on, i.e. between tMon and tMoff. For different time windows data is written to and read from the memory cell 10. The actual signal margin is determined from the point wherein the time window becomes narrow enough so that the signal read changes from pass to fail.
One example of the procedure to test for the analog value of the signal margin is illustrated by the following steps:
1. Write data to and then read data from the memory cell in normal operation (without activating the transistors TSM 24 or 24'). If the differential read signal is too small, then a comparison of the read data with the write data fails, thereby indicating that the circuit has no signal margin. If the differential read signal is sufficiently large then step 2 is performed.
2. Write data to and then read data from the memory cell with the time window of the transistors 24 or 24' set to a small value signal margin (SM0) to drain some of the charge from the bit lines. If the differential read signal is too small, then a comparison of the read data with the write data fails, thereby indicating that the circuit has no signal margin. If the differential read signal is sufficiently large then step 3 is performed.
3. Write data to and then read data from the memory cell with the is time window of the transistors 24 or 24' set to a slightly larger value corresponding to first signal margin (SM1) to drain some of the charge from the bit lines. If the differential read signal is too small, then a comparison of the read data with the write data fails, thereby indicating that the circuit has a signal margin corresponding to SM0. If the differential read signal is sufficiently large then step 4 is performed.
4. Write data to and then read data from the memory cell with the time window of the transistors 24 or 24' set to an even larger value corresponding to second signal margin (SM2) to drain more of the charge from the bit lines. If the differential read signal is too small, then a comparison of the read data with the write data fails, thereby indicating that the circuit has a signal margin corresponding to SM1. If the differential read signal is sufficiently large then the test is continued until the failure of the comparison.
In another embodiment, the above procedure is performed by increasing the charge on the bit line having the lower bit line voltage level rather than, or in addition to, decreasing the charge on the bit line having the higher bit line voltage level.
In another embodiment of the invention, each of the additional resistors (RSM) 12 or 12' can be divided into more than one part, in order to realize a variety of signal margin steps. Thus rather than changing the time window (TMon-Tmoff), the amount of charge discharged from the bit lines can be varied by changing the value of resistance attached to the transistors TSM 24 or 24'. Alternatively, a combination of changing the time window and resistances can be used to vary the amount the bit lines are discharged.
The embodiment illustrated in
In all of the above embodiments the described components, including the resistors (RSM) 12 and 12' and the transistors TSM 24, 24', can be formed on the same die. Also, the term "connected" as used in the present disclosure does not imply that connected components must be in direct physical contact. Rather, the components need only be electrically connected.
Thus, although the invention has been described above using particular embodiments, many variations are possible within the scope of the claims, as will be clear to a skilled reader.
Rehm, Nobert, Roehr, Thomas, Jacob, Michael, Wohlfahrt, Joerg
Patent | Priority | Assignee | Title |
6804140, | Apr 17 2002 | Macronix International Co., Ltd. | Capacitance sensing method of reading a ferroelectric RAM |
7280384, | Feb 27 2003 | Fujitsu Semiconductor Limited | Semiconductor memory device |
9405506, | Dec 13 2012 | Samsung Electronics Co., Ltd. | Method of operating system on chip and apparatuses including the same |
Patent | Priority | Assignee | Title |
6229728, | Aug 25 1998 | Fujitsu Semiconductor Limited | Ferroelectric memory and method of testing the same |
6522567, | Jun 07 2000 | Matsushita Electric Industrial Co., Ltd. | Semiconductor memory device and semiconductor integrated device using the same |
20020093847, | |||
20030185041, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 20 2002 | Infineon Technologies AG | (assignment on the face of the patent) | / | |||
Mar 31 2003 | JACOB, MICHAEL | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013595 | /0785 | |
Mar 31 2003 | WOHLFAHRT, JOERG | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013595 | /0785 | |
Apr 02 2003 | REHM, NORBERT | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013595 | /0785 | |
Apr 08 2003 | ROEHR, THOMAS | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013595 | /0785 | |
Apr 25 2006 | Infineon Technologies AG | Qimonda AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023821 | /0535 | |
Oct 09 2014 | Qimonda AG | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035623 | /0001 | |
Jul 08 2015 | Infineon Technologies AG | Polaris Innovations Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036873 | /0758 |
Date | Maintenance Fee Events |
Oct 26 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 13 2008 | ASPN: Payor Number Assigned. |
Nov 03 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Dec 11 2015 | REM: Maintenance Fee Reminder Mailed. |
May 04 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
May 04 2007 | 4 years fee payment window open |
Nov 04 2007 | 6 months grace period start (w surcharge) |
May 04 2008 | patent expiry (for year 4) |
May 04 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 04 2011 | 8 years fee payment window open |
Nov 04 2011 | 6 months grace period start (w surcharge) |
May 04 2012 | patent expiry (for year 8) |
May 04 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 04 2015 | 12 years fee payment window open |
Nov 04 2015 | 6 months grace period start (w surcharge) |
May 04 2016 | patent expiry (for year 12) |
May 04 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |