A fully inverted type soi-MOSFET has a channel region 18 constructed of a portion that belongs to a top silicon layer 13 and is located just under a gate electrode 15 and a source region 16 and a drain region 17 #10# , which belong to the top silicon layer 13 and are located adjacent to this channel region 18. The channel region 18 is inverted throughout the entire thickness during operation. The source region 16 has a source resistance RS, which satisfies a relation that (1/gm)>RS with respect to the mutual conductance gm of the channel region 18 itself. According to this fully inverted type soi-MOSFET, the effective mutual conductance (Gm) can be increased.
|
16. A soi-MOSFET comprising:
a channel region in a top silicon layer, the top silicon layer being located just under a gate electrode, a source region and a drain region formed in at least the top silicon layer and located adjacent the channel region, and wherein the source region has a source resistance (R #10# S) which satisfies a relation (1/gm)>RS with respect to a mutual conductance (gm) of the channel region itself.
1. A fully inverted type soi-MOSFET comprising:
a channel region in a top silicon layer, the top silicon layer being located under a gate electrode, a source region and a drain region also formed in the top silicon layer and located adjacent to the channel region, the channel region being inverted throughout the entire thickness thereof during operation, and wherein the source region has a source resistance (R #10# S) which satisfies a relation (1/gm)>RS with respect to a mutual conductance (gm) of the channel region itself.
12. An inverted type soi-MOSFET comprising:
a channel region in a top silicon layer, the top silicon layer being located just under a gate electrode and the top silicon layer being not more than 10 nm thick so as to be inverted throughout its entire thickness during operation, a source region and a drain region also formed in the top silicon layer and located adjacent the channel region, and wherein the source region has a source resistance (R #10# S) which satisfies a relation (1/gm)>RS with respect to a mutual conductance (gm) of the channel region itself.
2. A fully inverted type soi-MOSFET as claimed in
3. A fully inverted type soi-MOSFET as claimed in
4. A fully inverted type soi-MOSFET as claimed in
5. A fully inverted type soi-MOSFET as claimed in
6. A fully inverted type soi-MOSFET as claimed in
7. A fully inverted type soi-MOSFET as claimed in
8. The soi-MOSFET of
9. The soi-MOSFET of
10. The soi-MOSFET of
11. The fully-inverted type soi-MOSFET of
13. The soi-MOSFET of
14. The soi-MOSFET of
15. The soi-MOSFET of
|
The present invention relates to a fully inverted type SOI-MOSFET.
Herein, the term of "SOI-MOSFET" means a field-effect transistor that employs a silicon layer provided via an insulating layer on a substrate (this layer is referred to as a "top silicon layer") as an active region. A gate electrode is provided on the top silicon layer via a gate oxide film. A portion that belongs to the top silicon layer and corresponds to a portion located just under the gate electrode becomes a channel region, and portions located adjacently on both sides of this channel region become a source region and a drain region. The "fully inverted type" means a type such that the channel region is inverted throughout the entire thickness (the entire region in the direction of thickness) during operation.
As well-known, there is a short-channel effect as a serious problem in accordance with developments in fine structure generally in MOSFET's (MOS type field-effect transistor) and accordingly in SOI-MOSFET's. This short-channel effect itself can be overcome by increasing the impurity concentration in the substrate. If such an arrangement is adopted, there is caused another problem that the threshold voltage rises. In contrast to this, in the fully inverted type SOI-MOSFET, the short-channel effect can be overcome without increasing the impurity concentration nor making the threshold voltage rise (Japanese Patent Laid-open Publication No. HEI 11-284201). That is, in the conventional type SOI-MOSFET shown in
Describing in concrete, the SOI-MOSFET generally has the following three types of operation modes depending on the state inside the top silicon layer. The operation modes include (1) a partially depleted type such that an inversion layer, a depletion layer and a neutral region exist inside a top silicon layer similarly to the bulk MOSFET, (2) a fully depleted type such that only an inversion layer and a depletion layer exist and (3) a fully inverted type such that only an inversion layer is formed. For example, in case that the impurity concentration in the channel region is NA=1017 cm-3, there is resulting the (1) partially depleted type when the thickness of the top silicon layer is greater than 1 μm, the (2) fully depleted type when the thickness is not smaller than 100 nm and not greater than 1 μm and the (3) fully inverted type when the thickness is not greater than 10 nm. When the impurity concentration in the channel region differs from NA=1017 cm-3, the widths of the depletion layer and the inversion layer are varied, and therefore, the thickness of the top silicon layer that enters each operation mode is also varied. The neutral region and the depletion layer are removed by reducing the film thickness of the top silicon layer, by which the controllability of the inversion layer by the gate electric field is improved to restrain the short-channel effect. Even in the case of a MOSFET of the partially depleted type (1) having a channel length that causes the short-channel effect, the short-channel effect is restrained with the provision of the fully depleted type of (2). Furthermore, even in the case of the MOSFET of this fully depleted type having a channel length that causes the short-channel effect, the short-channel effect is restrained with the provision of the fully inverted type of (3). As described above, in the fully inverted type SOI-MOSFET, the short-channel effect is restrained to enable the threshold voltage to be easily controlled.
An effective mutual conductance Gm during the device operation depends on not only a mutual conductance gm when only the channel region is taken into consideration but also a source resistance RS. The effective mutual conductance Gm of the entire device is expressed as:
by the mutual conductance gm of the channel region and the source resistance RS. The source resistance RS is expressed as:
by a width d in a direction perpendicular to the channel direction of the diffusion layer, a length L in a direction that coincides with the channel direction and a sheet resistance ρs. In the above-mentioned fully inverted type SOI-MOSFET, the top silicon layer 103A is reduced in film thickness so that the top silicon layer 103A is inverted throughout the entire thickness. Therefore, a source region 116 and a drain region 117, which belong to the top silicon layer 103A and are located adjacent to a channel region 118, are concurrently reduced in film thickness. Therefore, in the above-mentioned fully inverted type SOI-MOSFET, the sheet resistance ρs is increased to increase the source resistance RS. The increase in the source resistance RS cancels the increase in the mutual conductance gm of the channel region, and this leads to a problem that the effective mutual conductance Gm and accordingly a current drive power is not increased in spite of the intention. According to the results of calculation carried out by the present inventors by three-dimensional device simulation, as shown in
Accordingly, the object of the present invention is to provide a fully inverted type SOI-MOSFET capable of increasing the effective mutual conductance (Gm).
In order to achieve the aforementioned object, the present inventors paid attention to the reduction in resistance of the source region. In the standard semiconductor processes, the source region and the drain region are formed symmetrically on both sides of the channel region. However, from the point of view of mutual conductance based on the equation (1), there is no influence exerted even when the drain resistance is made different from the source resistance. Accordingly, there is required no specific consideration for a limitation on the drain region. It is to be noted that, as a realistic approach, the following analysis is based on the case where the source region and the drain region are formed symmetrically on both sides of the channel region.
First of all, in order to reduce the resistance of the source region itself, the present inventors examined an increase in the impurity concentration of the source/drain region. According to the results of calculation carried out by the present inventors through the three-dimensional device simulation, as shown in
Next, the present inventors examined the construction of the source/drain region of metallic suicide in order to reduce the resistance of the source region itself.
Moreover, the present inventors examined the reduction in the resistance of the source region by varying the dimensional parameters of the device. As shown in
From the above result of the analysis, according to the present invention, there is provided a fully inverted type SOI-MOSFET having a channel region constructed of a portion that belongs to a top silicon layer and is located just under a gate electrode and a source region and a drain region, which belong to the top silicon layer and are located adjacent to the channel region, the channel region being inverted throughout the entire thickness thereof during operation, wherein
the source region has a source resistance (RS), which satisfies a relation that (1/gm)>RS with respect to a mutual conductance (gm) of the channel region itself.
In the fully inverted type SOI-MOSFET of this invention, the source resistance (RS) satisfies the relation that (1/gm)>RS with respect to the mutual conductance (gm) of the channel region itself. Therefore, the effective mutual conductance (Gm) can be improved on the basis of the aforementioned equation (1). As a result, a high-performance device of high current drive power and low consumption of power is obtained.
In one embodiment of the present invention, the source region has an impurity concentration set so that the source resistance (RS) of the source region satisfies the relation that (1/gm)>RS with respect to the mutual conductance (gm) of the channel region itself.
In one embodiment of the present invention, the source region contains a metal in the composition thereof so that the source resistance (RS) of the source region satisfies the relation that (1/gm)>RS with respect to the mutual conductance (gm) of the channel region itself.
In one embodiment of the present invention, the source region is made of metallic silicide.
In one embodiment of the present invention, the metallic silicide is comprised of at least one of a group consisting of tantalum silicide, niobium silicide, chromium silicide, cobalt silicide, nickel silicide, zirconia silicide, vanadium silicide, hafnium silicide, molybdenum silicide and platinum silicide.
In one embodiment of the present invention, a portion that belongs to the top silicon layer and constitutes the source region has a thickness greater than a thickness of a portion that constitutes the channel region so that the source resistance (RS) of the source region satisfies the relation that (1/gm)>RS with respect to the mutual conductance (gm) of the channel region itself.
In one embodiment of the present invention, a distance (Δx) in a direction of channel between a metal contact and a gate electrode in the source region is reduced so that the source resistance (RS) of the source region satisfies the relation that (1/gm)>RS with respect to the mutual conductance (gm) of the channel region itself.
The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:
The fully inverted type SOI-MOSFET of the present invention will be described in detail below on the basis of the embodiments thereof.
(First Embodiment)
As shown in
First of all, in order to control the impurity concentration of the top silicon layer 13 and thereby control the threshold voltage of the transistor, ions are implanted into the entire surface of the top silicon layer 13. For example, BF2- ions are implanted under the acceleration energy condition of about 15 keV. In order to set the threshold voltage to 0.2 to 0.6 V in this example, the dose at this time is set within a range of 0.5×1012 cm-2 to 3×1012 cm-2. Thereafter, the well-known annealing for activation is performed in order to activate the implanted BF2- ions.
Next, as shown in
Next, a polysilicon film 15 is deposited as a gate electrode material on the gate oxide film 14 by the chemical vapor deposition method. The thickness of the polysilicon film 15 is set within a range of about 100 nm to 200 nm. Subsequently, the well-known lithographic process with an electron beam or ultraviolet rays and an etching process are performed to process the gate oxide film 14 and the polysilicon film 15 according to a stripe-shaped pattern. Through these processes, a gate electrode 15 (denoted by the same reference numeral as that of the material for the sake of simplicity) constructed of part of the polysilicon film is formed.
Next, as shown in
Subsequently, although not shown in the drawings, a protective coat is deposited on the entire surface by the chemical vapor deposition method. By forming a contact hole in each of the portions that belong to this protective coat and are located above the source region 16, the drain region 17 and the gate electrode 15 and performing the well-known metallic wiring process, metal interconnections connected to the source region 16, the drain region 17 and the gate electrode 15 are formed.
In the fully inverted type SOI-MOSFET fabricated as described above, the relation that (1/gm)>RS with respect to the mutual conductance gm of the channel region 18 itself is satisfied, and therefore, the effective mutual conductance Gm becomes high on the basis of the aforementioned equation (1).
(Second Embodiment)
As shown in
Subsequently, a nickel film 20 is deposited as a metal on the entire surface of the above-mentioned film, covering the upper surface and the side surfaces of the gate electrode 15 and the surface of the portions that belong to the top silicon layer 13 and correspond to both sides of the gate electrode 15. In this example, the thickness of the nickel film 20 is set equal to the thickness of the top silicon layer 13.
Next, as shown in
Next, as shown in
Subsequently, although not shown in the figure, a protective coat is deposited on the entire surface by the chemical vapor deposition method similarly to the fabricating process of the fully inverted type SOI-MOSFET of the first embodiment. By forming a contact hole in the portions that belong to this protective coat and are located on the source region 21, the drain region 22 and the gate electrode 15 and performing the well-known metallic wiring process, metallic interconnections connected to the source region 21, the drain region 22 and the gate electrode 15 are formed.
In the fully inverted type SOI-MOSFET fabricated as described above, the source resistance RS satisfies the relation that (1/gm)>RS with respect to the mutual conductance gm of the channel region 18 itself. Therefore, the effective mutual conductance Gm becomes high on the basis of the aforementioned equation (1).
(Third Embodiment)
As shown in
First of all, in order to control the impurity concentration of the top silicon layer 13A and thereby control the threshold voltage of the transistor, ions are implanted into the entire surface of the top silicon layer 13A. For example, BF2- ions are implanted under the acceleration energy condition of about 15 keV. In order to set the threshold voltage to 0.2 to 0.6 V in this example, the dose at this time is set within a range of 0.5×1012 cm-2 to 3×1012 cm-2. Thereafter, the well-known annealing for activation is performed in order to activate the implanted BF2- ions.
Next, thermal oxidation or chemical vapor deposition is performed to form a sacrifice film 31 (part of which is shown in
Next, as shown in
Next, as shown in
Next, thermal oxidation is performed similarly to the case shown in
In the fully inverted type SOI-MOSFET fabricated as described above, the thickness of the portion that belongs to the top silicon layer 13A and constitutes the source region 33 is made thicker than the thickness of the portion that constitutes the channel region 32. In this example, the portion that belongs to the top silicon layer 13A and constitutes the channel region 32 has a thickness of 1 nm equal to that of the first and second embodiments, whereas the portion that belongs to the top silicon layer 13A and constitutes the source region 33 has a thickness of 2 nm. As a result, the source resistance RS of the source region 33 satisfies the relation that (1/gm)>RS with respect to the mutual conductance gm of the channel region 32 itself. Therefore, the effective mutual conductance Gm becomes high on the basis of the aforementioned equation (1).
As described above, the fully inverted type SOI-MOSFET's of the first through third embodiments can obtain a high effective mutual conductance Gm in a state in which a sub-threshold coefficient exhibits a small value close to the theoretical limit.
Moreover, in the fully inverted type SOI-MOSFET's of the first through third embodiments, the formation of silicide can be achieved in the wiring process. Furthermore, the integration process can be promoted, and the process margin can be widened, enabling the conventional etching process to be utilized. No special complex fabricating process is required to be added in order to fabricate the aforementioned fully inverted type SOI-MOSFET, and process control is also easy.
Although the fully inverted type SOI-MOSFET's of the first through third embodiments are each provided as the n-channel type, the same effect and operation can be produced even with the p-channel type. In the above case, a p-type impurity of boron or the like is employed as an impurity for the formation of the source/drain region.
With regard to the materials and the film thickness of the resist and the mask to be used in the lithographic process, those which are used in the general semiconductor fabricating process can be widely adopted. Furthermore, with regard to the lithographic system, there may be used an excimer laser, an X-ray laser or a synchrotron radiation light source as a source of light in place of electron beam exposure.
Moreover, each of the aforementioned embodiments adopts the so-called SOI substrate in which the embedded oxide film 12 is formed as the insulating layer on the surface of the silicon substrate 11 and the top silicon layer 13 or 13A that becomes the active region is further formed on the surface of the embedded oxide film 12. However, the present invention is not limited to this. It is only required that the top silicon layer 13 or 13A made of polysilicon or single-crystal silicon is provided on the substrate in an insulated state, and no limitation is imposed on the materials of the groundwork and the insulating layer. For example, it is acceptable to adopt the one that is formed by integrating the substrate with the insulating layer and in which the top silicon layer is provided directly on the surface of a glass substrate that has an insulating property.
In each of the aforementioned embodiments, the source region and the drain region are formed symmetrically (with symmetrical distributions of impurity concentration and thickness) on both sides of the channel region. However, the present invention is not limited to this. According to this invention, it is only required to satisfy the relation that (1/gm)>RS with respect to the mutual conductance gm of the channel region itself, and no specific limitation is imposed on the drain region.
The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.
Saito, Akira, Akagi, Yoshiro, Toyabe, Toru, Sugano, Takuo, Hanajiri, Tatsuro
Patent | Priority | Assignee | Title |
6879001, | Mar 29 2002 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of semiconductor device |
7198994, | Mar 29 2002 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of semiconductor device |
7404157, | Dec 25 2002 | NEC Corporation | Evaluation device and circuit design method used for the same |
7479423, | Mar 29 2002 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method of semiconductor device |
Patent | Priority | Assignee | Title |
4954855, | Apr 08 1985 | Hitachi, Ltd. | Thin film transistor formed on insulating substrate |
5418391, | Mar 31 1994 | NXP B V | Semiconductor-on-insulator integrated circuit with selectively thinned channel region |
6043536, | May 19 1998 | TOSHIBA MEMORY CORPORATION | Semiconductor device |
JP11284301, | |||
JP5226660, | |||
JP8227997, | |||
JP8298328, | |||
JP8330601, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 29 2002 | Takuo, Sugano | (assignment on the face of the patent) | / | |||
Jan 29 2002 | Toru, Toyabe | (assignment on the face of the patent) | / | |||
Jan 29 2002 | Tatsuro, Hanajiri | (assignment on the face of the patent) | / | |||
Jan 29 2002 | Sharp Kabushiki Kaisha | (assignment on the face of the patent) | / | |||
Feb 27 2002 | SAITO, AKIRA | TORU TOYABE | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Feb 27 2002 | SAITO, AKIRA | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012727 | /0341 | |
Feb 27 2002 | SAITO, AKIRA | TATSURO HANAJIRI | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Feb 27 2002 | SAITO, AKIRA | SHARP KABUSHIKIKI KAISHA | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Feb 27 2002 | SAITO, AKIRA | TAKUO SUGANO | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 01 2002 | AKAGI, YOSHIRO | TATSURO HANAJIRI | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 01 2002 | AKAGI, YOSHIRO | TORU TOYABE | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 01 2002 | AKAGI, YOSHIRO | SHARP KABUSHIKIKI KAISHA | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 01 2002 | AKAGI, YOSHIRO | TAKUO SUGANO | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 01 2002 | AKAGI, YOSHIRO | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012727 | /0341 | |
Mar 11 2002 | HANAJIRI, TATSURO | TAKUO SUGANO | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 11 2002 | HANAJIRI, TATSURO | SHARP KABUSHIKIKI KAISHA | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 11 2002 | TOYABE, TORU | SHARP KABUSHIKIKI KAISHA | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 11 2002 | TOYABE, TORU | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012727 | /0341 | |
Mar 11 2002 | HANAJIRI, TATSURO | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012727 | /0341 | |
Mar 11 2002 | HANAJIRI, TATSURO | TATSURO HANAJIRI | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 11 2002 | TOYABE, TORU | TATSURO HANAJIRI | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 11 2002 | HANAJIRI, TATSURO | TORU TOYABE | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 11 2002 | TOYABE, TORU | TORU TOYABE | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 11 2002 | TOYABE, TORU | TAKUO SUGANO | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 15 2002 | SUGANO, TAKUO | TATSURO HANAJIRI | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 15 2002 | SUGANO, TAKUO | TAKUO SUGANO | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 15 2002 | SUGANO, TAKUO | SHARP KABUSHIKIKI KAISHA | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 | |
Mar 15 2002 | SUGANO, TAKUO | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012727 | /0341 | |
Mar 15 2002 | SUGANO, TAKUO | TORU TOYABE | RECORD TO CORRECT ERROR OF ASSIGNEES PREVIOUSLY RECORDED AT REEL 012727 FRAME 0341-0343 | 012987 | /0041 |
Date | Maintenance Fee Events |
Oct 16 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 15 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 20 2014 | ASPN: Payor Number Assigned. |
Nov 02 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 11 2007 | 4 years fee payment window open |
Nov 11 2007 | 6 months grace period start (w surcharge) |
May 11 2008 | patent expiry (for year 4) |
May 11 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 11 2011 | 8 years fee payment window open |
Nov 11 2011 | 6 months grace period start (w surcharge) |
May 11 2012 | patent expiry (for year 8) |
May 11 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 11 2015 | 12 years fee payment window open |
Nov 11 2015 | 6 months grace period start (w surcharge) |
May 11 2016 | patent expiry (for year 12) |
May 11 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |