A method capable of removing dangling bonds generated on a surface of a photodiode is disclosed herein. The method includes steps of providing a semiconductor substrate having a light sensing area and removing dangling bonds at a surface of the light sensing area by diffusing hydrogen ions to the surface of the light sensing area.
|
1. A method of manufacturing an image sensor, comprising the steps of:
forming a photodiode in a semiconductor substrate;
forming a transfer transistor, a reset transistor, a drive transistor, and a select transistor on the semiconductor substrate;
forming an interlayer insulating layer on the semiconductor substrate;
forming a first protection sublayer, in which a metal wiring is formed, on the interlayer insulating layer;
forming a second protection sublayer on the first protection sublayer; and
diffusing hydrogen ions in the second protection layer into a boundary of the photodiode and the insulating layer.
7. A method of manufacturing an image sensor, comprising the steps of:
forming a photodiode in a semiconductor substrate;
forming a transfer transistor, a reset transistor, a drive transistor, and a select transistor on the semiconductor substrate;
forming an interlayer insulating layer on the semiconductor substrate;
forming a protection layer, in which a metal wiring is formed, over the interlayer insulating layer;
forming a sacrificial layer containing hydrogen ions therein over the protection layer;
diffusing hydrogen ions in the sacrificial layer into a boundary of the photodiode and the interlayer insulating layer; and
removing the sacrificial layer.
12. A method of manufacturing an image sensor, comprising the steps of:
forming a photodiode in a semiconductor substrate;
forming a transfer transistor, a reset transistor, a drive transistor, and a select transistor on the semiconductor substrate;
forming a first interlayer insulating layer on the semiconductor substrate;
forming a second interlayer insulating layer, in which a metal wiring is formed, on the first interlayer insulating layer;
forming a first protecting layer on the second interlayer insulating layer;
forming a second protecting layer containing hydrogen ions on the first protecting layer; and
performing a thermal treatment at an atmosphere of a hydrogen gas to diffuse the hydrogen ions into a boundary of the photodiode and the first interlayer insulating layer.
2. The method of
forming a first protection layer on the interlayer insulating layer, wherein the first protection layer is formed of a material having a refractive index capable of penetrating an incident light; and
forming a second protection layer on the first protection layer, wherein the second protection layer contains the hydrogen ions therein, and wherein the second protection layer is formed of a material having a refractive index capable of penetrating an incident light.
3. The method of
4. The method of
5. The method of
6. The method of
9. The method of
10. The method of
11. The method of
13. The method of
14. The method of
|
1. Field of the Invention
The invention relates to a method for manufacturing a semiconductor device. More particularly, the invention relates to a method for manufacturing a complementary metal oxide semiconductor (CMOS) image sensor.
2. Brief Description of Related Technology
Generally, in a charge couple device (CCD) or a complementary metal oxide semiconductor (CMOS) image sensor, a light sensing area (e.g., a photodiode (PD)), converts incident light in accordance with each wavelength into an electric signal. In an ideal case, the quantum efficiency is 1 for all wavelengths of light; that is, all the incident light gathered in the photodiode is converted into electric signal.
A conventional method for manufacturing a CMOS image sensor will be described with reference to FIG. 2. First, a p-epitaxial layer 12 is grown on a p+-substrate 11. Herein, the p+-substrate 11 is doped with a high concentration of p-type dopant and the p-epitaxial layer 12 is doped with a low concentration of p-type dopant. After growing the p-epitaxial layer 12, a field oxide (FOX) layer 13 for separating unit pixels is formed in a predetermined region of the p-epitaxial layer 12 by using a local oxidation of silicon (LOCOS) method.
Thereafter, a p-well 14 is formed in a predetermined region of the p-epitaxial layer 12 by lateral diffusion of the p-type dopant caused by thermal treatment. On the p-well 14, gates of a drive transistor (Dx) and a select transistor (Sx) are to be formed.
A gate electrode 15a and a gate electrode 15b of the drive transistor (Dx) and the select transistor (Sx), respectively, are formed on the p-well 14. A gate electrode 15c and a gate electrode 15d of the transfer transistor (Tx) and the reset transistor (Rx), respectively, are formed on the p-epitaxial layer 12. In prior art devices, each of the four gate electrodes 15a, 15b, 15c, and 15d is formed of a polycide comprising a polysilicon layer and a tungsten silicide layer.
Subsequently, a low concentration of n-type dopant (n−) is injected into the p-epitaxial layer 12 around one side of the gate electrode 15c of the transfer transistor (Tx) with high energy to form a n−-diffusion layer 16.
Thereafter, an ion injection process is carried out to form lightly doped drains (LDD) 17 of each of the drive transistor (Dx) and the select transistor (Sx). Then, after depositing an insulating layer on the substrate, the insulating layer is etched without an etch mask to form a spacer 18 on each side of each of the four gate electrodes 15a, 15b, 15c, and 15d.
Next, a concentration of p-type dopant (p°) is injected without an ion implantation mask, to form a p°-diffusion layer 19 at the surface of the p-epitaxial layer 12. At this time, the p°-diffusion layer 19 contacted to the n−-diffusion layer 16 is spaced apart from the gate of the transfer transistor (Tx) as much as the width of the spacer 18.
A shallow PN connection including the p°-diffusion layer 19 and the n−-diffusion layer 16, and a PNP-type photodiode including the p-epitaxial layer 12, the n−-diffusion layer 16, and the p°-diffusion layer 19 are formed as a result of the above-described processes.
Subsequently, an ion injection process for forming source/drain regions 20 and floating sensing node (FD) 20a is carried out. That is, a floating sensing node (FD) 20a, which is common node (FD) of the reset transistor (Rx) and the transfer transistor (Tx), and source/drain regions 20 of the drive transistor (Dx), the selective transistor (Sx), and the reset transistor (Rx) are formed. The drive transistor (Dx) and the select transistor are general MOS transistors, and the select transistor (Sx) and the transfer transistor (Tx) are native NMOS transistors.
Next, a pre-metal dielectric (PMD) layer 21 is deposited on the substrate, and then the PMD layer is flattened. The majority of the PMD layer 21 is formed of oxide. After forming the PMD layer, a metal contact hole(not shown) and a first metal wiring (M1, 22) are formed, then an inter-metal-dielectric (IMD) layer 23 is formed on the first metal wiring 22.
Thereafter, a second metal wiring (M2, 24) is formed on the IMD layer 23, and a protection layer 25 is formed on the substrate including the second metal wiring 22 to complete a general process for forming a CMOS logic region. In prior art devices, an oxide layer is usually used as the protection layer 25, and the first metal wiring 22 and the second metal wiring 24 are not overlapped with the photodiode (PD) for the transmission of incident light toward the photodiode (PD).
After completing formation of the above-described CMOS logic region, three color filters 26 are formed to achieve a color image, and an overcoating layer 27 is formed for flatting a resulting structure formed on the substrate 11. Finally, a microlens 28 is formed to increase a light concentration.
However, in the above-described conventional method for forming a CMOS logic region, dangling bonds (DB) are generated on a surface of the p°-diffusion layer 19 within a photodiode (PD) region, because a plurality of etching processes are carried out to form the field insulation layer 13 by the LOCOS process to form the gate electrodes, and to form the ion implantation mask.
In a boundary of the p°-diffusion layer 19 formed of silicon and the PMD layer 21 formed of oxide layer, a stable condition is maintained when one silicon atom is combined with two oxygen atoms. However, as shown in
Therefore, electrons (e) are generated due to the dangling bonds (DB) at the surface of the p°-diffusion layer 19 and are stored in the n−-diffusion layer 16, whereby a dark current (D) flows from a photodiode (PD) to a floating sensing node (FD) 20a, even though light is not incident. In other words, only in case of a light incidence should electrons be generated and stored in a depletion layer (n−-diffusion layer 16) of a photodiode, and then moved to flow a current. However, the dangling bonds (—Si—O or —Si—) on the surface of the p°-diffusion layer 19 are in a condition of easily generating electric charges in thermal treatment even though light is not incident, so if a plurality the dangling bonds (DB) exist, an image sensor shows an irregular reaction as if light is incident, even in a dark situation.
Moreover, in the conventional method, as shown in
It is, therefore, desirable to provide a method of manufacturing an image sensor capable of preventing picture quality deterioration caused by a dark current.
Accordingly, disclosed herein is a method of manufacturing an image sensor, including the steps of: providing a semiconductor substrate comprising a light sensing area; and removing dangling bonds at a surface of the light sensing area by diffusing hydrogen ions to the surface of the light sensing area. The removing step can include the steps of: forming a protection layer on the semiconductor substrate having the light sensing area, wherein the protection layer contains hydrogen ions therein; and performing a thermal treatment in an atmosphere of hydrogen to diffuse the hydrogen ions from the protection layer into the surface of the light sensing area.
Also disclosed herein is a method of manufacturing an image sensor, including the steps of: forming a photodiode in a semiconductor substrate; forming a transfer transistor, a reset transistor, a drive transistor, and a select transistor on the semiconductor substrate; forming an interlayer insulating layer on the semiconductor substrate; forming a protection layer on the interlayer insulating layer, wherein the protection layer contains hydrogen ions therein; and diffusing hydrogen ions from the protection layer into a boundary of the photodiode and the interlayer insulating layer.
Also disclosed herein is a method of manufacturing an image sensor, including the steps of: forming a photodiode in a semiconductor substrate; forming a transfer transistor, a reset transistor, a drive transistor, and a select transistor on the semiconductor substrate; forming an interlayer insulating layer on the semiconductor substrate; forming a protection layer on the interlayer insulating layer; forming a sacrificial layer, wherein the sacrificial layer contains hydrogen ions therein; diffusing hydrogen ions in the protection layer into a boundary of the photodiode and the interlayer insulating layer; and removing the sacrificial layer.
Other aspects of the disclosure will become apparent from the following description of the examples with reference to the accompanying drawings, in which:
Hereinafter, a method for manufacturing an image sensor for reducing dark current will be described in detail referring to the accompanying drawings.
Referring to
Thereafter, a p-well (not shown) is formed in a predetermined region of the p epitaxial layer 32 with lateral diffusion of p-type dopant caused by thermal treatment. On the p-well, gates of a drive transistor (Dx) and a select transistor (Sx) are to be formed.
Thereafter, gate electrodes (not shown) of the drive transistor (Dx) and the select transistor (Sx), are formed on the p-well, and a gate electrode 34 of the transfer transistor (Tx) and a gate electrode (not shown) of the reset transistor (Rx) are formed on the p-epitaxial layer 32. Each of the four gate electrodes can be formed of a polycide including a polysilicon layer and a tungsten silicide layer.
Subsequently, a low concentration of n-type dopant (n−) is injected into the p-epitaxial layer 32 around one side of the gate electrode 34 of the transfer transistor (Tx) with high energy to form a n−-diffusion layer 35.
Thereafter, an ion injection process is carried out to form lightly doped drains (LDD) (not shown) of each of the drive transistor (Dx) and the select transistor (Sx). Then, after depositing an insulating layer on the substrate 31, the insulating layer is etched without an etch mask to form a spacer 36 on each side of each of the four gate electrodes.
Next, a concentration of p-type dopant (p°) is injected without an ion implantation mask, to form a p°-diffusion layer 37 at the surface of the p-epitaxial layer 32. The p°-diffusion layer 37 contacted to the n−-diffusion layer 35 is spaced apart from the gate of the transfer transistor (Tx) as much as the width of the spacer 36.
A shallow PN connection including the p°-diffusion layer 37 and the if n-diffusion layer 35; and a PNP-type photodiode including the p−-epitaxial layer 32, the n−-diffusion layer 35, and the p°-diffusion layer 37 are formed by the above-described processes. Subsequently, an ion injection process for forming source/drain regions and a floating sensing mode is carried out. That is, a floating sensing node 38, which is common node of the reset transistor (Rx) and the transfer transistor (Tx), and source/drains (not shown) of the drive transistor (Dx), the selective transistor (Sx) and the reset transistor (Rx) are formed. The drive transistor (Dx) and the select transistor (Sx) are general MOS transistors, and the select transistor (Sx) and the transfer transistor (Tx) are native NMOS transistors.
Subsequently, a pre-metal dielectric (PMD) layer 39 is deposited on the substrate 31, and then the PMD layer 39 is flattened. The PMD layer 39 includes more than 50% of an oxide such as tetraethyl orthosilicate (TEOS) or borophosphosilicate glass (BPSG). After forming the PMD layer 39, a metal contact hole (not shown) and a first metal wiring (M1, 40) are formed, then an inter-metal-dielectric (IMD) layer 41 is formed on the first metal wiring 41 and the PMD layer 39.
Thereafter, a second metal wiring (M2, 42) is formed on the IMD layer 41, and a protection layer is formed on the substrate 31 including the second metal wiring 42 to complete a general process for forming a CMOS logic region. The protection layer includes an oxide layer 43 and a silicon-oxy-nitride (SiOxNy) layer 44 which contains a plurality of hydrogen ions. The layer 44 is formed of a mixed gas of SiH4 and N2O to a thickness of about 2000 Å to about 10000 Å. The refractive index (RI) of the SiOxNy layer 44 can be as low as about 1.66, so there is no need to perform an additional process for removing the SiOxNy layer.
A reaction between a reaction gas NH3 and the mixed source gases of SiH4 and N2O for forming the SiOxNy layer is denoted in Eq. 1:
SiH4+N2O+NH3→SiOxNy+N2↑+H2O↑+H+. [Eq. 1]
With the reaction shown in Eq. 1, the SiOxNy layer 44 is formed, and volatile N2 gas and hydrogen are produced. One portion of the hydrogen reacts with oxygen to form H2O gas and another portion remains in the SiOxNy layer 44 as a H+ ion state.
In the step of forming the protection layer including the oxide layer 43 and the SiOxNy layer 44, dangling bonds (DB) are also generated on a surface of the p°-diffusion layer 37 of a photodiode, as in a conventional method.
Referring to
Meanwhile, some of the hydrogen ions H+, e.g., those diffusing to a region outside of the photodiode, are blocked by the first metal wiring 40 and the second metal wiring 42.
The hydrogen ions can be sufficiently diffused by carrying out thermal treatment at a temperature of 400° C. to 500° C. If the thermal treatment is carried out at low temperature, e.g., below 400° C., then the diffusion effect of the hydrogen ions may be decreased, and if the thermal treatment is carried out at a high temperature, e.g., over 500° C., then the characteristic of metal wiring can be deteriorated by the diffusion of hydrogen ions. Therefore, it is preferred to perform the thermal treatment at a temperature of about 400° C. to 500° C.
Referring to
By practice of a method disclosed herein, the amount of the dangling bonds generated at the boundary of the p°-diffusion layer 37 and the PMD layer 39, namely at the boundary of a silicon layer and an oxide layer, can be reduced, even though many dangling bonds DB are generated on the surface of the p°-diffusion layer 37 during a plurality of etching processes. That is, the number of dangling bonds can be reduced by forming a part of the protection layer with a SiOxNy layer 44 containing many hydrogen ions and by diffusing the hydrogen ions to the surface of the p°-diffusion layer 37 to combine with the dangling bonds during the thermal treatment performed in a hydrogen atmosphere. In other words, a hydrogen ion is combined with a dangling bond, such as (—Si—O) or (—Si—), at the boundary of the silicon layer and the oxide layer. Therefore, it is possible to prevent a dark current from flowing to the floating sensing node 38, to the utmost.
Referring to
Thereafter, a p-well (not shown) is formed in a predetermined region of the p-epitaxial layer 52 with lateral diffusion caused by thermal treatment. On the p-well, gates of a drive transistor (Dx) and a select transistor (Sx) are to be formed.
Thereafter, gate electrodes (not shown) of the drive transistor (Dx) and the select transistor (Sx) are formed on the p-well, and a gate electrode 54 of the transfer transistor (Tx) and a gate electrode (not shown) of reset transistor (Rx) are formed on the p-epitaxial layer 52. Each of the four gate electrodes can be formed of a polycide including a polysilicon layer and a tungsten silicide layer.
Subsequently, a low concentration of n-type dopant (n−) is injected into the p-epitaxial layer 52 around one side of the gate electrode 54 of the transfer transistor (Tx) with high energy to form a n−-diffusion layer 55.
Thereafter, an ion injection process is carried out to form lightly doped drains (LDD) (not shown) of each of the drive transistor (Dx) and the select transistor (Sx). After depositing an insulating layer on the substrate 51, the insulating layer is etched without an etch mask to form a spacer 56 on each side of each of the four gate electrodes.
Next, p-type dopants (p°) are injected without an ion implantation mask, to form a p°-diffusion layer 57 at the surface of the p-epitaxial layer 52. At this time, the p°-diffusion layer 57 contacted to the n−-diffusion layer 55 is spaced apart from the gate of the transfer transistor (Tx) as much as the width of the spacer 56.
A shallow PN connection including the p°-diffusion layer 57 and the n−-diffusion layer 55; and a PNP-type photodiode including the p-epitaxial layer 52, the n−-diffusion layer 55, and the p°-diffusion layer 57 are formed by the above-mentioned processes. Subsequently, an ion injection process for forming source/drain regions and a floating sensing mode is carried out. That is, a floating sensing node 58, which is common node of the reset transistor (Rx) and the transfer transistor (Tx), and source/drains (not shown) of the drive transistor (Dx) the selective transistor (Sx), and the reset transistor (Rx) are formed. The drive transistor (Dx) and the select transistor (Sx) are general MOS transistors, and the select transistor (Sx) and the transfer transistor (Tx) are native NMOS transistors.
Subsequently, a pre-metal dielectric (PMD) layer 59 is deposited on the substrate 51, and then the PMD layer 59 is flattened. The PMD layer 59 includes at least 50% of an oxide such as tetraethyl orthosilicate (TEOS) or borophosphosilicate glass (BPSG). After forming the PMD layer 59, a metal contact hole (not shown) and a first metal wiring (M1, 60) are formed, then an inter-metal-dielectric (IMD) layer 61 is formed on the first metal wiring 61 and the PMD layer 59.
Thereafter, a second metal wiring (M2, 62) is formed on the IMD layer 61, and a protection layer is formed on the substrate 61 including the second metal wiring 62 to complete a general process for forming a CMOS logic region. The protection layer includes an oxide layer 63 (i.e., a first protection sublayer) and a silicon-nitride (Si3N4) layer 64 (i.e., a second protection sublayer) which contains a plurality of hydrogen ions. The layer 64 is formed of a mixed gas of SiH4 to a thickness of about 2000 Å to about 10000 Å.
A reaction between a reaction gas NH3 and the source gas SiH4 for forming the Si3N4 layer is denoted in Eq. 2:
3SiH4+4NH3→Si3N4+xH2↑(24−2x)H+ [Eq. 2]
With the reaction shown in Eq. 2, the Si3N4 layer 64 is formed, and hydrogen is produced. One portion of the hydrogen forms an H2 gas to be pumped out and another portion remains in the Si3N4 layer 64 as a H+ ion state.
In the step of forming the protection layer including the oxide layer 63 and the Si3N4 layer 64, dangling bonds (DB) are also generated on a surface of the p°-diffusion layer 57 of a photodiode, as in a conventional method.
Referring to
Meanwhile, some of the hydrogen ions H+, e.g., those diffusing to a region outside of the photodiode, are blocked by the first metal wiring 60 and the second metal wiring 62. The hydrogen ions can be sufficiently diffused by carrying out a thermal treatment at a temperature of 400° C. to 500° C. If the thermal treatment is carried out at a low temperature, e.g., below 400° C., then the diffusion effect of the hydrogen ions may be decreased, and if the thermal treatment is carried out at a high temperature, e.g., over 500° C., then the characteristic of metal wiring can be deteriorated by the diffusion of hydrogen ions. Therefore, it is proper to perform the thermal treatment at a temperature of 400° C. to 500° C.
Referring to
By practice of a method disclosed herein, the amount of the dangling bond generated at the boundary of the p°-diffusion layer 57 and the PMD layer 59, namely at the boundary of a silicon layer and an oxide layer, can be reduced, even though many dangling bonds are generated on the surface of the p°-diffusion layer 57 during a plurality of etching processes. That is, the number of dangling bonds can be reduced by forming a part of the protection layer with a Si3N4 layer 64 containing many hydrogen ions and by diffusing the hydrogen ions to the surface of the p°-diffusion layer 57 to combine with the dangling bonds during the thermal treatment performed in a hydrogen atmosphere. In other words, a hydrogen ion is combined with a dangling bond, such as (—Si—O) or (—Si—), at the boundary of the silicon layer and the oxide layer. Therefore, it is possible to prevent a dark current from flowing to the floating sensing node 58, to the utmost.
The generation of the dark current can be reduced or prevented by a method according to the disclosure, so the picture quality of an image sensor can be increased. In addition, a yield decrease caused by a dark current can be prevented and, therefore, it is possible to increase the yield. Moreover, the methods described herein can contribute to experiments for developing a dead zone characteristic which has a trade-off with the dark current generation, and, therefore, it is possible to increase the characteristic of an image sensor in a low illumination condition.
The methods described herein can be used to reduce or eliminate dark current in various image sensors, such as charge coupled devices (CCD), active pixel sensors, and the like.
Although the examples of the disclosure have been described for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the disclosure.
Patent | Priority | Assignee | Title |
10475841, | Jun 02 2014 | Canon Kabushiki Kaisha | Method of manufacturing solid-state image sensor, solid-state image sensor, and camera |
7115438, | Apr 29 2004 | United Microelectronics Corp. | Method for manufacturing a complementary metal-oxide semiconductor sensor |
7405437, | Dec 29 2004 | CAVIUM INTERNATIONAL; Marvell Asia Pte Ltd | CMOS image sensor and method for fabricating the same |
7547573, | Aug 01 2006 | United Microelectronics Corp.; AltaSens Inc. | Image sensor and method of manufacturing the same |
7737479, | Aug 01 2006 | United Microelectronics Corp.; AltaSens Inc. | Image sensor |
7883925, | Dec 20 2006 | III Holdings 4, LLC | Image sensor and method for fabricating the same |
8110885, | Sep 03 2004 | Canon Kabushiki Kaisha | Solid state imaging device comprising hydrogen supply film and antireflection film |
8946783, | Jun 18 2012 | Samsung Electronics Co., Ltd. | Image sensors having reduced dark level differences |
9082822, | Mar 03 2011 | TOSHIBA MEMORY CORPORATION | Method of manufacturing semiconductor device |
Patent | Priority | Assignee | Title |
5546375, | Jul 15 1992 | Hynix Semiconductor Inc | Method of manufacturing a tip for scanning tunneling microscope using peeling layer |
6249330, | Sep 30 1997 | SANYO ELECTRIC CO , LTD | Display device and manufacturing method |
6468826, | Jun 24 1999 | TESSERA ADVANCED TECHNOLOGIES, INC | Solid state image sensor using an intermediate refractive index antireflection film and method for fabricating the same |
6475836, | Mar 29 1999 | SEMICONDUCTOR ENERGY LABORATORY CO , LTD | Semiconductor device and manufacturing method thereof |
20010023086, | |||
KR199322569, | |||
KR20010061489, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 16 2002 | LEE, JU-IL | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013711 | /0925 | |
Nov 08 2002 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / | |||
Oct 04 2004 | Hynix Semiconductor, Inc | MagnaChip Semiconductor, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016216 | /0649 | |
Feb 17 2009 | MagnaChip Semiconductor, Ltd | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUSTEE | AFTER-ACQUIRED INTELLECTUAL PROPERTY KUN-PLEDGE AGREEMENT | 022277 | /0133 | |
May 14 2009 | MagnaChip Semiconductor, Ltd | Crosstek Capital, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022764 | /0270 | |
May 27 2009 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL TRUSTEE | MagnaChip Semiconductor, Ltd | PARTIAL RELEASE OF SECURITY INTEREST | 023075 | /0054 | |
Jul 18 2011 | Crosstek Capital, LLC | Intellectual Ventures II LLC | MERGER SEE DOCUMENT FOR DETAILS | 026637 | /0632 |
Date | Maintenance Fee Events |
Jun 15 2005 | ASPN: Payor Number Assigned. |
Jun 20 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 24 2010 | RMPN: Payer Number De-assigned. |
Feb 25 2010 | ASPN: Payor Number Assigned. |
Jun 25 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 27 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 04 2008 | 4 years fee payment window open |
Jul 04 2008 | 6 months grace period start (w surcharge) |
Jan 04 2009 | patent expiry (for year 4) |
Jan 04 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 04 2012 | 8 years fee payment window open |
Jul 04 2012 | 6 months grace period start (w surcharge) |
Jan 04 2013 | patent expiry (for year 8) |
Jan 04 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 04 2016 | 12 years fee payment window open |
Jul 04 2016 | 6 months grace period start (w surcharge) |
Jan 04 2017 | patent expiry (for year 12) |
Jan 04 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |