phase changeable memory devices include an integrated circuit substrate and first and second storage active regions on the integrated circuit substrate. The first and second storage active regions have a first width and a second width, respectively. A transistor active region on the integrated circuit substrate is between the first and second active regions, the first and seconds widths being less than a width of the transistor active region.
|
1. A phase changeable memory device comprising:
an integrated circuit substrate;
a first storage active region on the integrated circuit substrate having a first width;
a second storage active region on the integrated circuit substrate having a second width; and
a transistor active region on the integrated circuit substrate between the first and second storage active regions, the first and seconds widths being less than a width of the transistor active region.
20. A phase changeable memory device comprising:
an integrated circuit substrate;
a first storage active region on the integrated circuit substrate having a first cross sectional area;
a second storage active region on the integrated circuit substrate having a second cross sectional area; and
a transistor active region on the integrated circuit substrate between the first and second storage active regions, the first and seconds cross sectional areas being less than a cross sectional area of the transistor active region.
2. A device according to
3. A device according to
4. A device according to
5. A device according to
a second transistor active region; and
a connector active region between the first transistor active region and the second transistor active region that electrically couples the first and second transistor active regions.
6. A device according to
a first data storage element on the first storage active region;
a second data storage element on the second storage active region;
a first lower plug that electrically couples the first data storage element to the first storage active region; and
a second lower plug that electrically couples the second data storage element to the second data storage region.
7. A device according to
a plurality of bit lines on the integrated circuit substrate;
a first upper plug that electrically couples first bit line of the plurality of bit lines to the first data storage element; and
a second upper plug that electrically couples a second bit line of the plurality of bit lines to the second data storage element.
8. A device according to
wherein the first data storage element comprises a first barrier pattern that is electrically coupled to the first lower plug and a first phase changeable material pattern on the first barrier pattern;
wherein the second data storage element comprises a second barrier pattern that is electrically coupled to the second lower plug and a second phase changeable material pattern on the second barrier pattern; and
wherein the first and second upper plugs comprise heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively.
9. A device according to
10. A device according to
wherein the first data storage element comprises a first phase changeable material pattern that is electrically coupled to the first lower plug and a first barrier pattern on the first phase changeable material pattern;
wherein the second data storage element comprises a second phase changeable material pattern that is electrically coupled to the second lower plug and a second barrier pattern on the second phase changeable material pattern; and
wherein the first and second lower plugs comprise heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively.
11. A device according to
12. A device according to
a common source interconnection on the integrated circuit substrate; and
a common source plug that electrically couples the common source interconnection to the transistor active region.
13. A device according to
14. A device according to
a first data storage element on the first storage active region;
a second data storage element on the second storage active region;
first and second lower plugs on the integrated circuit substrate;
a first buffer pattern on the first lower plug;
a second buffer pattern on the second lower plug;
a first intermediate plug on the first buffer pattern that electrically couples the first data storage element to the first storage active region; and
a second intermediate plug on the second buffer pattern that electrically couples the second data storage element to the second data storage region.
15. A device according to
a plurality of bit lines on the integrated circuit substrate;
a first upper plug that electrically couples a first bit line of the plurality of bit lines to the first data storage element; and
a second upper plug that electrically couples a second bit line of the plurality of bit lines to the second data storage element.
16. A device according to
wherein the first data storage element comprises a first barrier pattern that is electrically coupled to the first intermediate plug and a first phase changeable material pattern on the first barrier pattern;
wherein the second data storage element comprises a second barrier pattern that is electrically coupled to the second intermediate plug and a second phase changeable material pattern on the second barrier pattern; and
wherein the first and second upper plugs comprise heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively.
17. A device according to
wherein the first data storage element comprises a first phase changeable material pattern that is electrically coupled to the first intermediate plug and a first barrier pattern on the first phase changeable material pattern;
wherein the second data storage element comprises a second phase changeable material pattern that is electrically coupled to the second intermediate plug and a second barrier pattern on the second phase changeable material pattern; and
wherein the first and second intermediate plugs comprise heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively.
18. A device according to
a common source interconnection on the integrated circuit substrate; and
a common source plug that electrically couples the common source interconnection to the transistor active region.
19. A device according to
|
This application claims priority to Korean Patent Application No. 2002-49137, filed Aug. 20, 2002, the entire content of which is hereby incorporated herein by reference.
The present invention relates to integrated circuit devices and methods of fabricating integrated circuit devices and, more particularly, to phase changeable memory devices and methods of fabricating the same.
Integrated circuit memory devices can be volatile or non-volatile memory devices. In a volatile memory device, for example, a dynamic random access memory (DRAM) and a synchronous random access memory (SRAM), data may be lost when power is cut off. In a non-volatile memory device, for example, a flash memory, data is retained when power is cut off.
Typically, flash memory cells have a gate pattern that includes a gate insulating layer, a floating gate, a dielectric layer and a control gate that are sequentially stacked on a substrate. The flash memory cells may use tunneling to program and/or erase data therein. When a tunnel is present in the gate insulating layer an operating voltage that is higher than a power supply voltage may be necessary. Accordingly, conventional flash memory devices may include a booster that enables the flash memory device to apply enough voltage to program and/or erase data.
Recently, a new-type of non-volatile memory device, for example, a phase changeable memory device, has been proposed to replace or supplement existing non-volatile memory devices. Referring now to
Referring now to
Referring now to
The common drain region 11 is electrically connected to bit line 30 through bit line contact hole 25. A plurality of bit lines 30 cross over the gate lines 20. A phase changeable material pattern 40 is disposed over the source region. The phase changeable material pattern 40 is electrically connected to the source regions 12 and 13 under the phase changeable material pattern 40, through a heater plug (not shown) in a contact hole 35. The phase changeable material pattern 40 is electrically connected to the plate electrode (not shown) over the phase changeable memory device.
The phase changeable material pattern 40 may be formed of GTS and the heater plug may be formed of titanium nitride (TiN). To program desired data into the phase changeable pattern 40, the density of current flowing through the heater plug may be increased. Thus, a diameter of the heater plug may be decreased and a channel width A of the transistor may be increased to provide increased current to the heater plug. Accordingly, an area B of a cell or cells may be increased to accommodate the needed increased current capacity of the transistor. Accordingly, improved phase changeable integrated circuit devices may be desired.
Embodiments of the present invention provide a phase changeable memory device including an integrated circuit substrate and first and second storage active regions on the integrated circuit substrate. The first and second storage active regions have a first width and a second width, respectively. A transistor active region on the integrated circuit substrate is between the first and second active regions, the first and seconds widths being less than a width of the transistor active region.
In some embodiments of the present invention the first and second widths may be equal and may be about half of the width of the transistor active region. In certain embodiments of the present invention a plurality of gate lines defining a plurality of rows of the phase changeable memory device are provided. A plurality of the first and second storage active regions may be disposed alternately along the rows in a region between first and second gate lines of the plurality of gate lines.
In further embodiments of the present invention the transistor active region may include first and second sidewalls that extend from a first end of the transistor active region to a second end of the transistor active region. The first storage active region may protrude from the first sidewall of the transistor active region at the first end of the transistor active region. The second storage region may protrude from the second sidewall of the transistor active region at the second end of the transistor active region.
In still further embodiments of the present invention the transistor active region may be a first transistor active region. The device may further include a second transistor active region and a connector active region between the first transistor active region and the second transistor active region that electrically couples the first and second transistor active regions.
In some embodiments of the present invention a first data storage element may be provided on the first storage active region and a second data storage element may be provided on the second storage active region. First and second lower plugs that electrically couple the first data storage element and the second data storage element, respectively, to the first and second storage active regions, respectively, may also be provided.
In further embodiments of the present invention the device may further include a plurality of bit lines on the integrated circuit substrate. A first upper plug that electrically couples a first bit line of the plurality of bit lines to the first data storage element may be provided. A second upper plug that electrically couples a second bit line of the plurality of bit lines to the second data storage element may also be provided.
In still further embodiments of the present invention the first data storage element may include a first barrier pattern that is electrically coupled to the first lower plug and a first phase changeable material pattern on the first barrier pattern. The second data storage element may include a second barrier pattern that is electrically coupled to the second lower plug and a second phase changeable material pattern on the second barrier pattern. In certain embodiments of the present invention, the first and second upper plugs may include heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively. A diameter of the first lower plug may be larger than a diameter of the first upper plug and a diameter of the second lower plug may be larger than a diameter of the second upper plug.
In some embodiments of the present invention the device further includes a common source interconnection on the integrated circuit substrate and a common source plug that electrically couples the common source interconnection to the transistor active region. An interlayer dielectric may be provided on the integrated circuit substrate. The common source plug may be disposed in the interlayer dielectric and the common source interconnection may be disposed in the interlayer dielectric on the common source plug.
In further embodiments of the present invention the first data storage element may include a first phase changeable material pattern that is electrically coupled to the first lower plug and a first barrier pattern on the first phase changeable material pattern. The second data storage element may include a second phase changeable material pattern that is electrically coupled to the second lower plug and a second barrier pattern on the second phase changeable material pattern. The first and second lower plugs may include heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively. A diameter of the first lower plug may be less than a diameter of the first upper plug and a diameter of the second lower plug may be less than a diameter of the second upper plug.
In still further embodiments of the present invention the device may further include a common source interconnection on the integrated circuit substrate and a common source plug that electrically couples the common source interconnection to the transistor active region. An interlayer dielectric may be provided on the integrated circuit substrate. The common source plug may be disposed in the interlayer dielectric and the common source interconnection may be disposed in the interlayer dielectric on the common source plug.
In some embodiments of the present invention the device may further include a first data storage element on the first storage active region and a second data storage element on the second storage active region. First and second lower plugs may be provided on the integrated circuit substrate. First and second buffer patterns may be provided on the first and second lower plugs. A first intermediate plug may be provided on the first buffer pattern that electrically couples the first data storage element to the first storage active region. A second intermediate plug may be provided on the second buffer pattern that electrically couples the second data storage element to the second data storage region.
In further embodiments of the present invention the device may further include a plurality of bit lines on the integrated circuit substrate and a first upper plug that electrically couples a first bit line of the plurality of bit lines to the first data storage element. A second upper plug that electrically couples a second bit line of the plurality of bit lines to the second data storage element may also be provided.
In still further embodiments of the present invention the first data storage element may include a first barrier pattern that is electrically coupled to the first intermediate plug and a first phase changeable material pattern on the first barrier pattern. The second data storage element may include a second barrier pattern that is electrically coupled to the second intermediate plug and a second phase changeable material pattern on the second barrier pattern. The first and second upper plugs may include heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively.
In some embodiments of the present invention the device may further include a common source interconnection on the integrated circuit substrate and a common source plug that electrically couples the common source interconnection to the transistor active region. An interlayer dielectric may be provided on the integrated circuit substrate. The common source plug may be disposed in the interlayer dielectric and the common source interconnection may be disposed on the interlayer dielectric.
In further embodiments of the present invention the first data storage element may include a first phase changeable material pattern that is electrically coupled to the first intermediate plug and a first barrier pattern on the first phase changeable material pattern. The second data storage element may include a second phase changeable material pattern that is electrically coupled to the second intermediate plug and a second barrier pattern on the second phase changeable material pattern. The first and second intermediate plugs may include heater plugs that generate heat to provide a phase transformation of the first phase changeable material pattern and the second phase changeable material pattern, respectively.
In still further embodiments of the present invention the device may further include a common source interconnection on the integrated circuit substrate and a common source plug that electrically couples the common source interconnection to the transistor active region. An interlayer dielectric may be provided on the integrated circuit substrate. The common source plug may be disposed in the interlayer dielectric and the common source plug is disposed on the interlayer dielectric.
While the present invention is described above primarily with reference to phase changeable memory devices, methods of fabricating phase changeable memory devices are also provided.
The invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments according to the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thickness of layers and regions are exaggerated for clarity. It will be understood that when a layer is referred to as being “on” another layer, it can be directly on the other layer or intervening layers may be present. In contrast, when a layer is referred to as being “directly on” another layer, there are no intervening layers present. Like reference numerals refer to like elements throughout.
Embodiments of the present invention will be described below with respect to
Referring now to
Operations of phase changeable memory devices illustrated in
Referring now to
The first and second storage active regions 102 and 103 are disposed at both sides of a center line that crosses over a center of the transistor active region 101 and the first and second sidewalls 200 and 201. As illustrated in
As illustrated in
Ones of the transistor active regions 101 have a channel width W that is parallel to the row. The first and second storage active regions 102 and 103 have predetermined widths k parallel to the channel width W. The predetermined width k is less than the channel width W. For example, the predetermined width k may be equal to about half the channel width W. Thus, the predetermined widths k of the first and second storage active regions 102 and 103 may be decreased and therefore may decrease a cell area M compared to a cell area in a conventional phase changeable memory device.
As illustrated in
As further illustrated, connector active regions 105 are interposed between the common source regions CSR provided on ones of the rows. Ones of the connector active regions 105 are interposed between the adjoining two common source regions CSR in the row. The connector active regions 105 electrically couple adjoining common source regions CSR. In other words, the connector active regions 105 and the common source regions CSR in each of the rows correspond to a common source line.
A lower interlayer dielectric 120 is provided on the phase changeable device on the active regions 104, the connector active regions 105, the device isolation layer 110 and the gate lines 117. First and second data storage elements 150a and 151a are provided on the lower interlayer dielectric 120. The first and second data storage elements 150a and 151a are provided on the first and second storage active regions 102 and 103, respectively. A first lower plug 122 and a second lower plug 123 are provided in the lower interlayer dielectric 120.
The first lower plug 122 electrically couples the first storage active region 102 with the first data storage element 150a. Similarly, the second lower plug 123 electrically couples the second storage active region 103 with the second data storage element 151a. The first and second lower plugs 122 and 123 may include, for example, tungsten. The first and second lower plugs 122 and 123 may have predetermined diameters. The predetermined diameter of the first lower plug 122 may be equal to the predetermined diameter of the second lower plug 123. The first and second storage active regions 102 and 103 may have predetermined widths k that may be longer than the predetermined diameters of the first and second lower plugs 122 and 123. Furthermore, the predetermined widths k of the first and second storage active regions 102 and 103 may be longer than the predetermined diameters of the first and second lower plugs 122 and 123 and shorter than half the channel width W.
As illustrated in
As illustrated in
An upper interlayer dielectric 135 is provided on the lower interlayer dielectric 120 and the first and second data storage elements 150a and 151a. The lower and upper interlayer dielectrics 120 and 135 may include, for example, a silicon oxide layer. A first upper plug 137 and a second upper plug 138 are provided in the upper interlayer dielectric 135. A plurality of bit lines 140a are provided on the first and second upper plugs 137 and 138. The first upper plug 137 electrically couples the first data storage element 150a with one of the bit lines 140a. The second upper plug 138 electrically couples the second data storage element 151a with one of the bit lines 140a. The first and second upper plugs 137 and 138 may be, for example, heater plugs. The heater plugs may include TiN, TaN, WN, MoN, NbN, TiSiN, TiAlN, TiBN, ZrSiN, WBN, ZrAlN, MoSiN, MoAlN, TaSiN, TaAlN, TiON, TiAlON, WON and/or TaON. The heater plugs may generate heat used for a phase transformation of the first phase changeable material pattern 131a and/or the second phase changeable material pattern 131b.
When a programming voltage is applied through the bit line 140a, heat is generated at interfaces between the phase changeable material patterns 131a and 131b and the first and second upper plugs 137 and 138 (i.e., heater plugs), respectively. Accordingly, a predetermined region of the phased changeable material patterns 130a and 131a may change into two stable states having different resistances. The first and second upper plugs 137 and 138 are in contact with the first and second phase changeable material patterns 131a and 131b, respectively. Diameters of the first and second upper plugs 137 and 138, i.e. the heater plugs, may be shorter than those of the first and second lower plugs 122 and 123, respectively.
In certain embodiments of the present invention, for example, embodiments of the present invention illustrated in
Referring now to
First and second lower plugs 122 and 123, first and second data storage elements 150a and 151a, first and second upper plugs 137 and 138, and bit lines 140a are similar to the like numbered elements discussed above with respect to
Common source plugs 224a are disposed in the lower interlayer dielectric 120 to contact common source regions. An upper surface of the common source plug 224a contacts the lower surface of the common source interconnection 227a. The common source plugs 224a electrically couple the common source regions CSR to the common source interconnections 227a. In other words, ones of the common source interconnections 227a are electrically coupled to the common source regions CSR disposed in ones of the rows.
First and second lower plugs 122c and 123c are provided on the first and second storage active regions 102 and 103. The first and second lower plugs 122c and 123c contact the first and second storage active regions 102 and 103 through the lower interlayer dielectric 120, respectively. First and second buffer patterns 260a and 260b may be disposed on the lower interlayer dielectric 120 and contact upper surfaces of the first and second lower plugs 122c and 123c, respectively.
An intermediate interlayer dielectric 262 is provided on the lower interlayer dielectric 120, the common source interconnections 227a, and the first and second buffer patterns 260a and 260b. First and second data storage elements 150a and 151b are provided on the intermediate interlayer dielectric 262 over the first and second storage active regions 102 and 103. First and second intermediate plugs 263a and 263b are provided in the intermediate interlayer dielectric 262. The first intermediate plug 213a electrically couples the first buffer pattern 260a to the first data storage element 150a. Similarly, the second intermediate plug 262b electrically couples the second buffer pattern 260b to the second data storage element 151a. An upper interlayer dielectric 135 is provided on the intermediate interlayer dielectric 262 and the first and second data storage elements 150a and 151a. Bit lines 140a are provided on the upper interlayer dielectric 135. First and second upper plugs 137 and 138 are disposed in the upper interlayer dielectric 135 and contact with first and second data storage elements 150a and 151a, respectively. The first and second upper plugs 137 and 138 in the row are in contact with the bit line 140a.
In these embodiments of the present invention, the first and second lower plugs 122c and 123c do not include heater plugs. In other words, one of the first intermediate plug 263a and the first upper plug 137 and one of the second intermediate plug 263b and the second upper plug 138 include heater plugs. The heater plugs are in contact with the first and second phase changeable material patterns 131a and 131b and may generate heat to provide a phase transformation of the first phase changeable material pattern 131a and/or the second phase changeable material pattern 131b.
The first and second intermediate plugs 263a and 263b may contact the first and second storage active regions 102 and 103, respectively, through the intermediate interlayer dielectric 262 and the lower interlayer dielectric 120. In these embodiments of the present invention, the first and second buffer patterns 260a and 260b and the first and second lower plugs 122c and 123c may not be necessary.
Methods for forming phase changeable memory devices according to embodiments of the present invention will be discussed.
Referring now to
A gate insulating layer and a gate electrode layer are sequentially formed on a surface of the integrated circuit substrate 100 including the device isolation layer 110. The gate insulating layer and the gate electrode layer are successively patterned to form a plurality of gate lines 117 crossing over the transistor active regions 101. The gate lines 117 are parallel to the rows. A plurality of gate lines 117, for example, two gate lines 117, cross over ones of the transistor active regions 101. Ones of the gate lines 117 include a gate insulating pattern 115 on the integrated circuit substrate 100 and a gate electrode 116 on the gate insulating pattern 115. Spacers 118 may be formed on the sidewalls of the gate lines 117. Using the gate lines 117 and the spacers 118 as a mask, impurity ions may be implanted into the integrated circuit substrate 100 to form impurity diffusion layers 119 in the active regions 104 and the connector active regions 105. The impurity diffusion layers 119 formed in the first and second storage active regions 102 and 103 correspond to drain regions. The impurity diffusion layers 119 in the transistor active regions 101 between the gate lines 117 correspond to a common source region. A metal silicide layer may optionally be formed on the impurity diffusion layer 119 and the gate electrodes 116 (not shown).
A lower interlayer dielectric 120 is formed on a surface of an integrated circuit substrate 100 including the impurity diffusion layers 119. The lower interlayer dielectric 120 may include, for example, a silicon oxide layer. First and second lower plugs 122 and 123 are formed in the lower interlayer dielectric 120. The first and second lower plugs 122 and 123 are in contact with the first and second storage active regions 102 and 103, respectively. The first and second lower plugs 122 and 123 may include, for example, tungsten. A barrier layer 130 and a phase changeable material layer 131 are sequentially formed on a surface of an integrated circuit substrate 100 having the first and second lower plugs 122 and 123. The barrier layer 130 may include, for example, metal nitride, such as titanium nitride or tantalum nitride. The phase changeable material layer 131 may be formed of a material layer including at least one of tellurium Te and/or selenium Se, which belong to Chalcogenide family of elements. For example, the phase changeable material layer 131 may be formed of, for example, GST.
Referring now to
An upper interlayer dielectric 135 is formed on a surface of an integrated circuit substrate 100 including the first and second data storage elements 150a and 151b. The upper interlayer dielectric 135 may include, for example, a silicon oxide layer. First and second upper plugs 137 and 138 are formed in the upper interlayer dielectric 135. The first and second upper plugs 137 and 138 are in contact with the first and second phase changeable material patterns 131a and 131b, respectively. The first and second upper plugs 137 and 138 may include heater plugs. The heater plugs may include, for example, TiN, TaN, WN, MoN, NbN, TiSiN, TiAlN, TiBN, ZrSiN, WBN, ZrAlN, MoSiN, MoAlN, TaSiN, TaAlN, TiON, TiAlON, WON and/or TaON. The first and second upper plugs 137 and 138 may have smaller diameters than the diameters of the first and second lower plugs 122 and 123.
A bit line conductivity layer 140 is formed on an integrated circuit substrate 100 have the first and second upper plugs 137 and 138. The bit line conductivity layer 140 may include, for example, tungsten. The bit line conductivity layer 140 is patterned to form a plurality of bit lines 140a crossing over the gate lines 117 as illustrated in
Methods of forming phase changeable memory devices according to further embodiments of the present invention will be discussed with respect to FIG. 7B. Processing steps in the fabrication of the lower interlayer dielectric 120 are similar to those steps discussed above with respect to FIG. 7A and therefore will not be discussed further herein.
Referring now to
A phase changeable material layer and a barrier layer are sequentially formed on a surface of an integrated circuit substrate 100 including the first and second lower plugs 122a and 123a. The barrier layer and the phase changeable material layer are successively patterned to form first and second data storage elements 150b and 151b that are provided on the first and second lower plugs 122a and 123a, respectively. The first data storage element 150b includes the first phase changeable material pattern 131a and the first barrier pattern 130a, which are sequentially stacked. The second data storage element 151b includes the second phase changeable material pattern 131b and the second barrier pattern 130b, which are sequentially stacked. An upper interlayer dielectric 135 is formed on a surface of an integrated circuit substrate 100 including the first and second data storage elements 150b and 151b. First and second upper plugs 137a and 138a are formed in the upper interlayer dielectric 135 and in contact with the first and second data storage regions 150b and 151b, respectively. The first and second upper plugs 137a and 138a may be formed of, for example, tungsten. A bit line conductivity layer 140 is formed on an integrated circuit substrate 100 including the first and second upper plugs 137a and 138a. The bit line conductivity layer is patterned to form a plurality of bit lines 140a crossing over gate electrodes 117.
Referring now to
A conductive layer is formed on a surface of the integrated circuit substrate 100 including the common source contact hole 222, the interconnection trench 221 and the first and second lower contact holes 121a and 121b. The conductivity layer is formed in the common source contact hole 222, the interconnection trench 221 and the first and second lower contact holes 121a and 121b. The conductivity layer is planarized until at least a portion of the lower interlayer dielectric 120 is exposed, thereby forming a common source interconnection 227 and first and second lower plugs 122 and 123. The conductivity layer may include, for example, tungsten.
Referring to
An upper interlayer dielectric 135 is formed on a surface of an integrated circuit substrate 100 including the first and second data storage elements 150a and 151a. First and second upper plugs 137 and 138 are formed in the upper interlayer dielectric 135. The first and second upper plugs 137 and 138 are in contact with the first and second phase changeable patterns 131a and 131b, respectively. The first and second upper plugs 137 and 138 include, for example, heater plugs.
A bit line conductivity layer 140 is formed on a surface of an integrated circuit substrate 100 including the first and second upper plugs 137 and 138. The bit line conductivity layer 140 is patterned to form a plurality of bit lines 140a crossing over the gate lines 117.
Processing steps in the fabrication of embodiments of the phase changeable memory device according to embodiments of the present invention illustrated in
As discussed above with respect to
In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.
Patent | Priority | Assignee | Title |
10522593, | Sep 28 2016 | STMicroelectronics (Crolles 2) SAS | Phase-change memory cell |
10573384, | Apr 03 2007 | OVONYX MEMORY TECHNOLOGY, LLC | Variable resistance memory with lattice array using enclosing transistors |
11763885, | Apr 03 2007 | OVONYX MEMORY TECHNOLOGY, LLC | Variable resistance memory with lattice array using enclosing transistors |
7259040, | Aug 05 2003 | STMICROELECTRONICS S R L | Process for manufacturing a phase change memory array in Cu-damascene technology and phase change memory array manufactured thereby |
7667998, | Aug 30 2005 | SAMSUNG ELECTRONICS CO , LTD | Phase change memory device and method of forming the same |
7700430, | Feb 25 2004 | Samsung Electronics Co., Ltd. | Phase-changeable memory device and method of manufacturing the same |
7791119, | Apr 19 2006 | Panasonic Corporation | Electro-resistance element and electro-resistance memory using the same |
Patent | Priority | Assignee | Title |
5341328, | Jan 18 1991 | Ovonyx, Inc | Electrically erasable memory elements having reduced switching current requirements and increased write/erase cycle life |
5350705, | Aug 25 1992 | National Semiconductor Corporation | Ferroelectric memory cell arrangement having a split capacitor plate structure |
5952671, | May 09 1997 | Round Rock Research, LLC | Small electrode for a chalcogenide switching device and method for fabricating same |
6030548, | Jul 31 1995 | Renesas Electronics Corporation | SRAM memory device having reduced size |
6545903, | Dec 17 2001 | Texas Instruments Incorporated | Self-aligned resistive plugs for forming memory cell with phase change material |
6733956, | Jun 26 2001 | OVONYX MEMORY TECHNOLOGY, LLC | Method for making programmable resistance memory element |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 25 2003 | HIDEKI, HORII | SAMSUNG ELECTRONICS CO , LTD | SEE RECORDING AT REEL 014385 FRAME 0241 DOCUMENT RECORDED OVER TO CORRECT THE RECORDATION DATE FROM 7-14-2003 TON 7-11-2003 | 014281 | /0033 | |
Jun 25 2003 | HIDEKI, HORII | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014385 | /0241 | |
Jul 11 2003 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 20 2005 | ASPN: Payor Number Assigned. |
Jul 16 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 25 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 22 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 01 2008 | 4 years fee payment window open |
Aug 01 2008 | 6 months grace period start (w surcharge) |
Feb 01 2009 | patent expiry (for year 4) |
Feb 01 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 01 2012 | 8 years fee payment window open |
Aug 01 2012 | 6 months grace period start (w surcharge) |
Feb 01 2013 | patent expiry (for year 8) |
Feb 01 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 01 2016 | 12 years fee payment window open |
Aug 01 2016 | 6 months grace period start (w surcharge) |
Feb 01 2017 | patent expiry (for year 12) |
Feb 01 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |