A dual damascene process using a single photo mask in which a photo mask having patterns with different transparency is applied. A mask layer with a dual layer opening is formed first and then serves as an etching mask to form a dual opening in the dielectric layer. Then a metal layer is filled in the dual layer opening in the dielectric layer to form a dual damascene structure. Therefore, only a single photolithography process is necessary and overlay due to misalignment can be avoided.
|
1. A dual damascene process using a single photo mask, comprising the steps of:
(a) providing a substrate;
(b) forming a dielectric layer on the substrate;
(c) forming a mask layer on the dielectric layer;
(d) forming a photoresist layer on the mask layer;
(e) executing photolithography with a photo mask to define a photoresist pattern having a first dual layer opening comprising a first opening and a second opening which expose the surface of the mask layer;
(f) removing the mask layer not covered by the photoresist pattern to form a mask pattern having a second dual layer opening comprising a third opening and a fourth opening which expose the surface of the dielectric layer;
(g) removing the surface of the dielectric layer exposed in the fourth opening not covered by the mask pattern to form a contact window in the dielectric layer which exposing the surface of the substrate;
(h) removing part of the mask pattern to form a residue mask pattern exposing part of the dielectric layer;
(i) removing part of the dielectric layer not covered by the residue mask pattern to form a trench which constitutes a dual opening together with the contact window;
(j) removing the mask layer; and
(k) forming a conductive layer in the opening.
12. A dual damascene process using a single photo mask, comprising the steps of:
(a) providing a substrate;
(b) forming a dielectric layer on the substrate;
(c) forming a single mask layer on the dielectric layer;
(d) forming a photoresist layer on the single mask layer;
(e) performing photolithography process with a single photo mask to define a photoresist pattern having a first dual layer opening comprising a first opening and a second opening which expose the surface of the single mask layer;
(f) removing the single mask layer not covered by the photoresist pattern to form a mask pattern having a second dual layer opening comprising a third opening and a fourth opening which expose the surface of the dielectric layer;
(g) removing the surface of the dielectric layer exposed in the fourth opening not covered by the mask pattern to form a contact window in the dielectric layer exposing the surface of the substrate;
(h) removing part of the mask pattern to form a residue mask pattern exposing part of the dielectric layer;
(i) removing part of the dielectric layer not covered by the residue mask pattern to form a trench which constitute a dual opening together with the contact window;
(j) removing the mask layer; and
(k) forming a conductive layer in the opening, wherein the method of manufacturing the photo mask in step (e) comprises the steps:
(e1) providing a transparent substrate;
(e2) forming an opaque first pattern on part of the transparent substrate;
(e3) forming a semiopaque second pattern connecting to the first pattern on part of the transparent substrate; and
(e4) forming a transparent area within the second pattern.
2. The dual damascene process using a single photo mask according to
providing a transparent substrate;
forming an opaque first pattern on part of the transparent substrate;
forming a semiopaque second pattern connecting to the first pattern on part of the transparent substrate; and
forming a transparent area within the second pattern.
3. The dual damascene process using a single photo mask according to
4. The dual damascene process using a single photo mask according to
5. The dual damascene process using a single photo mask according to
6. The dual damascene process using a single photo mask according to
7. The dual damascene process using a single photo mask according to
8. The dual damascene process using a single photo mask according to
9. The dual damascene process using a single photo mask according to
10. The dual damascene process using a single photo mask according to
11. The dual damascene process using a single photo mask according to
13. The dual damascene process using a single photo mask according to
14. The dual damascene process using a single photo mask according to
15. The dual damascene process using a single photo mask according to
16. The dual damascene process using a single photo mask according to
17. The dual damascene process using a single photo mask according to
18. The dual damascene process using a single photo mask according to
19. The dual damascene process using a single photo mask according to
20. The dual damascene process using a single photo mask according to
|
1. Field of the Invention
The present invention relates to a dual damascene process and, more particularly, to a dual damascene process using a single photo mask.
2. Description of the Related Art
Metallic damascene processes are generally divided to single damascene processes and dual damascene processes.
In
Then, as shown in
Finally, as shown is
According to the above description, photolithography must be applied twice during the dual damascene process. Thus two photo masks (or reticles) must be used: the first photo mask used to define the first opening 16 and the second photo mask used to define the second opening 20. However, if the photolithography process using the second photo mask is misaligned, overlay may occur on the first opening 16 and the second opening 20, thus destroying the profile of the dual damascene structure, as shown in FIG. 2.
Thus the prior dual damascene process has at least the below shortcomings:
(1) due to the use of two photolithography processes, two photo masks with different patterns must be used, thus complicating the process and increasing the cost.
(2) due to the two photolithography processes, misalignment or overlaying can easily occur.
Thus, a dual damascene process using a single photo mask is desired to solve the aforementioned problems.
The present invention is a dual damascene process using a single photo mask. The process is provided on a substrate having a dielectric layer, a mask layer, and a photoresist layer formed over the surface sequentially. Then a photolithography process is performed with a photo mask to define a photoresist pattern having a first dual layer opening comprising a first opening and a second opening which exposes the surface of the mask layer. Then the mask layer not covered by the photoresist pattern is removed to form a mask pattern having a second dual layer opening comprising a third opening and a fourth opening which exposes the surface of the dielectric layer. Then the surface of the dielectric layer exposed in the fourth opening not covered by the mask pattern is removed to form a contact window in the dielectric layer which exposes the surface of the substrate. Then part of the mask pattern is removed to form a residue mask pattern exposing part of the dielectric layer. Then, part of the dielectric layer not covered by the residue mask pattern is removed to form a trench which constitute a dual opening together with the contact window. Then the mask layer is removed and a conductive layer is formed on the opening.
The photo mask used in the present invention is manufactured by a method comprising: providing a transparent substrate; forming an opaque first pattern on part of the transparent substrate; forming a semiopaque second pattern connected to the first pattern on part of the transparent substrate; and forming a transparent area within the second pattern.
The following detailed description, given by way of example and not intended to limit the invention solely to the embodiments described herein, will best be understood in conjunction with the accompanying drawings, in which:
A dual damascene process using a single photo mask is provided.
In
Next, in
Next, in
Next, in
Next, in
Next, in
Next, in
Next, in
Finally, in
Therefore, according to the present invention, a dual damascene structure can be obtained using only a single photo mask. Thus, the manufacture cost can be lowered and the process can be simplified. In addition, misalignment and overlaying can be avoided by performing a single photolithography process with a single photo mask.
It is to be understood that the present invention is not limited to the embodiments described above, but encompasses any and all embodiments within the scope of the following claims.
Patent | Priority | Assignee | Title |
7049228, | Jan 15 2003 | Polaris Innovations Limited | Method for introducing structures which have different dimensions into a substrate |
8017517, | Jun 07 2007 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dual damascene process |
Patent | Priority | Assignee | Title |
6180512, | Oct 14 1997 | Industrial Technology Research Institute | Single-mask dual damascene processes by using phase-shifting mask |
20030027419, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 19 2002 | SHU, SHIH-CHI | Nanya Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013334 | /0577 | |
Sep 24 2002 | Nanya Technology Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 22 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 01 2008 | REM: Maintenance Fee Reminder Mailed. |
Aug 22 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 18 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 22 2008 | 4 years fee payment window open |
Aug 22 2008 | 6 months grace period start (w surcharge) |
Feb 22 2009 | patent expiry (for year 4) |
Feb 22 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 22 2012 | 8 years fee payment window open |
Aug 22 2012 | 6 months grace period start (w surcharge) |
Feb 22 2013 | patent expiry (for year 8) |
Feb 22 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 22 2016 | 12 years fee payment window open |
Aug 22 2016 | 6 months grace period start (w surcharge) |
Feb 22 2017 | patent expiry (for year 12) |
Feb 22 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |