A dynamic random access memory (DRAM) includes a bit line pair, including a first bit line and a second bit line. memory cells and a sense amplifier are coupled to the bit lines. A first characterization cell is coupled between the first bit line and a first reference supply line. The first characterization cell includes a capacitor. Similarly, a second characterization cell is coupled between the first bit line and the first reference supply line. The second characterization cell also includes a capacitor but preferably with a different capacitance. In the preferred embodiment, similar characterization cells are coupled to the second bit line.
|
1. A method of testing a memory device that includes a plurality of bit line pairs, each pair including an even bit line coupled to an even reference supply line by a test cell and an odd bit line coupled to an odd reference supply line by a test cell, the memory device further including a plurality of sense amplifiers, each sense amplifier coupled to a respective one of the bit line pairs, the method comprising:
generating an even test voltage on the even reference supply line, the even test voltage being a function of physical location along the even reference supply line;
generating an odd test voltage on the odd reference supply line; the odd test voltage being a function of physical location and along the odd reference line; and
testing at least one of the sense amplifiers using at least one test cell coupled to the even reference supply line and at least one test cell coupled to the odd reference supply line.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
|
This invention is a divisional of Ser. No. 10/147,626 filed May 16, 2002, now U.S. Pat. No. 6,643,164, which is a divisional of Ser. No. 09/752,568, filed Dec. 28, 2000 now U.S. Pat. No. 6,418,044.
This invention is related to commonly-assigned U.S. Pat. No. 6,067,263 filed Apr. 7, 1999 and issued May 23, 2000. This patent is incorporated herein by reference.
This invention relates generally to memory devices and specifically to a method and circuit for determining sense amplifier sensitivity.
Dynamic Random Access Memory (DRAM) is a commonly used type of memory device. A typical memory cell has a transistor and storage capacitor. The capacitor maintains the charge representing a bit of data for a short period of time. Since any real capacitor is going to be imperfect and will leak charge, the memory cell is periodically refreshed.
The DRAM also includes a sense amplifier for sensing a voltage differential that appears between a first bit line and second bit line during a read operation of the memory cell. The sense amplifier determines a binary value of the data represented by the charge maintained in the memory cell by comparing a voltage level corresponding to the charge of the memory cell that is transferred to the first bit line to that of a precharge voltage (e.g., Vdd/2) present on the second bit line. However, since the voltage level within the storage capacitor of the memory cell decays towards ground, the detection of a “high” binary value by the sense amplifier becomes more difficult as the voltage level within the storage capacitor decays closer to the precharge voltage.
In addressing the decaying problem of the storage capacitor, some DRAM circuits use a reference cell to aid the sense amplifier in detecting the “high” binary values by setting a reference voltage within the reference cell to a level below the conventional precharged voltage of Vdd/2 and comparing the reference voltage instead of the conventional precharge voltage to the voltage level of the memory cell. The utilization of the reference voltage set below the traditional precharge voltage increases the margin for detecting the “high” binary value of the memory cell, at the expense of a corresponding decrease in the margin for detecting a “low” binary value of the memory cell.
An example of a circuit that uses a reference cell is shown in FIG. 1. As shown in
In the DRAM of
Unfortunately, the current use of the reference cell to increase the margin for detecting the “high” binary value within the memory cell fails to address a problem where the sense amplifier itself may be defective. For instance, the sense amplifier may not have sufficient sensitivity to correctly identify the binary value or voltage level of the memory cell regardless of the setting of the margins.
As power supply voltages drop, the difficulty of designing analog CMOS circuits increases. With supplies below the traditional CMOS switching value (VTN+VTP), characterization of these circuits becomes critical. In DRAMs, the most sensitive analog circuits are the sense amplifiers which convert small bit line voltages into usable, rail-to-rail outputs. When DRAMs are embedded in an ASIC chip, the problem is compounded by the limited access from the outside. Thus, some internal means of performing sense amplifier characterization is desired.
In one aspect, the present invention provides just such a method. For example, in a first embodiment a dynamic random access memory (DRAM) includes a bit line pair, including a first bit line and a second bit line. Memory cells and a sense amplifier are coupled to the bit lines. A first characterization cell is coupled between the first bit line and a first reference supply line. The first characterization cell includes a capacitor. Similarly, a second characterization cell is coupled between the first bit line and the first reference supply line. The second characterization cell also includes a capacitor, possibly with a different capacitance. In the preferred embodiment, similar characterization cells are coupled to the other bit line.
In another embodiment, the memory device includes an odd and an even reference supply line. For each even bit line in the device, at least one characterization cell is coupled between the even reference supply line and that particular even bit line. Similarly, for each odd bit line, at least one characterization cell is coupled between the odd reference supply line and that particular odd bit line. During a test mode, the even (and/or the odd) reference supply line is characterized by having a distributed resistance along the line.
The above features of the present invention will be more clearly understood from consideration of the following descriptions in connection with accompanying drawings in which:
The making and use of the various embodiments are discussed below in detail. However, it should be appreciated that the present invention provides many applicable inventive concepts which can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
Although the DRAM circuits of the present invention will be described without reference to any particular semiconductor chips, it should be understood that the present invention can be used within stand-alone memory chips but is especially suited for use as memory embedded within an integrated circuit such as a microprocessor chip or an application specific integrated circuit (ASIC). Accordingly, the DRAM circuit described should not be construed in a limited manner.
In one aspect, the present invention relates to the characterization of sense amplifiers for use with dynamic random access memories (DRAMs). U.S. Pat. No. 6,067,263 (hereinafter “the '263 patent”) discloses one such method. After a brief description of the circuit taught in that patent, the present invention will be described with reference to particular examples.
In this system, the precharge supply is spit into even and odd reference supply lines or column supplies, labeled VRE and VRO in FIG. 2. Using two separate reference supply lines VRE and VRO allows the even-and odd reference cells (CRE and CRO) to be precharged to different values. During the row access cycle, the normal word line (not shown, see e.g.,
Since reference voltages VRE and VRO are known, the actual bit line splitting ΔV (i.e., the difference in the voltage on bit line BLE and the voltage on bit line BLO) can be computed from the capacitances of the reference cell Cc and the bit line CBL as follows:
A large value of ΔV will produce an output that is constant (either ‘1’ or ‘0’, depending on the sign of VRE−VRO) across the matrix. But, as the voltage difference ΔV is decreased, a point will eventually be found where some columns begin to produce different (incorrect) values, indicating that the sensing limits of the system have been reached.
Unfortunately, two problems exist with this method: (1) the bit line capacitance CBL is not generally well characterized, thus the actual bit line differential is unknown; and (2) a large number of measurements are needed to reach a desired accuracy.
The present invention provides circuitry and test methods that can help to overcome these problems. In one aspect, the goal is to get a known splitting across the lines. This can be accomplished by either changing the reference voltages (VRE and/or VRO) and/or changing the reference capacitance CC. The following examples provide embodiments that utilize these principles.
In one embodiment, rather than using the references cells for characterization, copies of these cells can be created and moved, along with the split reference supply lines to some convenient place along the bit lines. These additional cells can be referred to as characterization cells. An example of this concept is shown in FIG. 4.
Similar to the embodiment of
An example of a sense amplifier 330 is shown in FIG. 5. The sense amplifier 330 includes cross-coupled inverters 334 and 336 that operate to sense a small change in potential or the voltage differential appearing between the first bit line BLE and the second bit line BLO. In response to sensing the voltage differential, the sense amplifier 330 drives the pair of bit lines to different voltage levels based on the sensed voltage differential. Input/output signals I/OE and I/OO (alternatively one I/O signal is permissible) corresponding to the different voltage levels present on the bit line pair 332 are then read from input/output lines by enabling an I/O control line to actuate output transistors 338 and 340, respectively.
The sense amplifier 330 may also be connected to the even bit line BLE by way of a first pass gate 342, and connected to the odd bit line BLO by way of a second pass gate 344. The first and second pass gates 342 and 344 (e.g., transmission gates) function to help facilitate the sensing and driving operation of the sense amplifier 102 by passing the voltage differential present on the bit lines 129 to the sense amplifier 102. Enable transistors 346 and 348 activate the sense amplifier 330 by connecting the power supplies at the appropriate time, as initiated by control signals SN and SP.
A number of memory cells are coupled to each bit line. As shown in
The circuit of
The circuit of
As with the previous method, a large difference in the reference supply voltages VRE−VRO will produce consistent values for any selection of capacitor value C1. As the difference is reduced, a voltage V1 will be found which introduces inconsistencies from column to column. If the test is then repeated with a different capacitance C2, a different voltage V2 will be found to produce the same inconsistencies. From these values, the bit line capacitance can be computed as:
The second capacitance can be derived in a number of ways. For example, more than one characterization cell 360 can be coupled to each bit line BLE or BLO. This additional characterization cell(s) could have a different capacitance than the other cell. Alternatively, or in addition, the two cells could be activated simultaneously to derive the second capacitance C2. The characterization capacitance can also be varied by using a reference cell as a characterization cell. One way to accomplish this result is to vary the capacitance between the reference cell capacitor 316 and the characterization cell capacitor 362. In the first test, the characterization cell 360 would be used and in the second test the reference cell 315 (acting as a second characterization cell) would be used, or vice versa. Another way would be to use one of the cells during the first test and both of the cells in parallel in the second test. Either of these alternatives would create different capacitance values C1 and C2, which could in turn be used to calculate the bit line capacitance CBL.
Once bit line capacitance CBL is known, the actual bit line splitting ΔV can be computed from the applied voltage. Additional capacitance values may be used to increase the accuracy of the results. Because the test is run simultaneously across the matrix, the effects of weak cells can be easily eliminated without corrupting the data.
The above ideas do not necessarily adequately resolve the second problem mentioned above since the tests described above can still be time-consuming. To reduce this time, the supply lines used for characterization can be modified to have left-side (VREL and VROL) and right side (VRER and VROR) connections. This technique can significantly reduce test time.
In the example of
This configuration allows different voltages to be applied to each column (bit line pair) via the voltage gradient created by the distributed resistance across the array. Since the capacitor within each dummy cell CRE or CRO is charged to a different but deterministic voltage, a single row access cycle can give as much information as several hundred cycles run in the method described with respect to FIG. 2.
As shown in
As discussed above, various embodiments could use the reference cells in tandem with the characterization cells. There is no need to keep these functions separate. It might only affect the die area different.
Other voltage distributions can also be used. For example, mirror images (e.g., left to right) and VRE and VRO swaps (e.g., symmetric) as well as the case where VRE=VRO=constant. It is noted that the use of a shorting FET on either end, e.g., as shown in
The main challenges to a successful implementation of this idea are the overhead of the new capacitive references and the linearity and accuracy of the resistor ladder. The layout of the capacitive reference should preferably be consistent with the remainder of the memory matrix and the number of components added to the bit lines should be kept small to minimize any interference with normal bit line operation. The layout and composition of the resistive regions should be consistent with the matrix and the total resistance of the VRE−VRO lines should large enough to keep the current consumption low and to avoid local temperature variations. Also, additional space will be needed for the extra capacitors, MOSFETs, word lines and control signals as well as pins for the supply connections outside of the ASIC.
The present invention can be used for a variety of purposes. For example, testing can be performed to locate non-operational columns and to locate columns that are less sensitive. Sub-par columns can then be replaced with redundant columns. As another example, the present invention can be used to estimate the sensitivity of sense amplifiers within the memory device. For instance, the testing can provide information to set a realistic value for the constraint in the uncertainty in the threshold voltage of the transistors in the sense amplifier. This uncertainty is inversely proportional to the square root of the area of the transistor. Information of the uncertainty can be used in the design of transistor circuits.
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
Patent | Priority | Assignee | Title |
7590017, | Apr 12 2006 | Taiwan Semiconductor Manufacturing Company, Ltd | DRAM bitline precharge scheme |
7779334, | Jun 26 2006 | Taiwan Semiconductor Manufacturing Company, Ltd | Memory having an ECC system |
7852692, | Jun 30 2008 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Memory operation testing |
7996734, | Jun 26 2006 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory having an ECC system |
8201033, | Jun 26 2006 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory having an ECC system |
8320209, | May 05 2010 | STMICROELECTRONICS INTERNATIONAL N V | Sense amplifier using reference signal through standard MOS and DRAM capacitor |
8605530, | May 05 2010 | STMicroelectronics International NV | Sense amplifier using reference signal through standard MOS and DRAM capacitor |
8977022, | Jul 09 2010 | GE SENSING & INSPECTION TECHNOLOGIES GMBH | Computed tomography method, and system |
Patent | Priority | Assignee | Title |
4504929, | Nov 27 1981 | Fujitsu Limited | Dynamic semiconductor memory device |
5010524, | Apr 20 1989 | International Business Machines Corporation | Crosstalk-shielded-bit-line dram |
5184326, | Mar 16 1989 | Qimonda AG | Integrated semiconductor memory of the dram type and method for testing the same |
5305261, | Sep 02 1991 | Renesas Electronics Corporation | Semiconductor memory device and method of testing the same |
5361232, | Nov 18 1992 | Unisys Corporation | CMOS static RAM testability |
5381364, | Jun 24 1993 | Ramtron International Corporation | Ferroelectric-based RAM sensing scheme including bit-line capacitance isolation |
5418750, | Feb 22 1993 | Kabushiki Kaisha Toshiba | Semiconductor memory device for suppressing noises occurring on bit and word lines |
5428574, | Dec 05 1988 | Freescale Semiconductor, Inc | Static RAM with test features |
5532963, | Nov 20 1991 | Kabushiki Kaisha Toshiba | Semiconductor memory and screening test method thereof |
5880988, | Jul 11 1997 | International Business Machines Corporation | Reference potential for sensing data in electronic storage element |
5917744, | Dec 18 1997 | GLOBALFOUNDRIES Inc | Semiconductor memory having hierarchical bit line architecture with interleaved master bitlines |
6067263, | Apr 07 1999 | STMicroelectronics, Inc. | Dynamic random access memory circuit having a testing system and method to determine the sensitivity of a sense amplifier |
6088286, | Jan 08 1998 | Renesas Electronics Corporation | Word line non-boosted dynamic semiconductor memory device |
6097650, | Aug 13 1997 | Polaris Innovations Limited | Circuit apparatus for evaluating the data content of memory cells |
6104650, | Jul 09 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Sacrifice read test mode |
6137712, | Nov 13 1998 | Polaris Innovations Limited | Ferroelectric memory configuration |
6236607, | May 18 1999 | Siemens Aktiengesellschaft | Integrated memory having a reference potential and operating method for such a memory |
6275434, | Nov 19 1996 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Semiconductor memory |
6339550, | Dec 29 1998 | Soft error immune dynamic random access memory | |
6418044, | Dec 28 2000 | STMicroelectronics; STMicroelectronics, Inc | Method and circuit for determining sense amplifier sensitivity |
6434055, | May 14 1997 | TOSHIBA MEMORY CORPORATION | Nonvolatile semiconductor memory device |
6480435, | Feb 01 2001 | Renesas Electronics Corporation | Semiconductor memory device with controllable operation timing of sense amplifier |
6643164, | Nov 05 1998 | STMicroelectronics, Inc. | Method and circuit for determining sense amplifier sensitivity |
6643180, | Oct 03 2000 | TOSHIBA MEMORY CORPORATION | Semiconductor memory device with test mode |
20040052126, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 08 2003 | STMicroelectronics, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 26 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 24 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 29 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 01 2008 | 4 years fee payment window open |
Sep 01 2008 | 6 months grace period start (w surcharge) |
Mar 01 2009 | patent expiry (for year 4) |
Mar 01 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 01 2012 | 8 years fee payment window open |
Sep 01 2012 | 6 months grace period start (w surcharge) |
Mar 01 2013 | patent expiry (for year 8) |
Mar 01 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 01 2016 | 12 years fee payment window open |
Sep 01 2016 | 6 months grace period start (w surcharge) |
Mar 01 2017 | patent expiry (for year 12) |
Mar 01 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |