According to the present invention, a light-emitting semiconductor device has light-emitting elements separated by isolation trenches, preferably on two sides of each light-emitting element. The device may be fabricated by forming a single band-shaped diffusion region, then forming trenches that divide the diffusion region into multiple regions, or by forming individual diffusion regions and then forming trenches between them. The trenches prevent overlap between adjacent light-emitting elements, regardless of their junction depth, enabling a high-density array to be fabricated while maintaining adequate junction depth.
|
1. A semiconductor light-emitting device having a plurality of light-emitting regions formed by diffusion of an impurity of a second conductive type into a semiconductor substrate of a first conductive type, the semiconductor substrate including a plurality of isolation trenches separating the light-emitting regions emission, the light-emitting regions having respective upper parts exposed on walls of the isolation trenches and respective lower parts with rounded cross-sectional shapes.
8. A semiconductor light-emitting device having a plurality of light-emitting regions disposed in an array and being formed by diffusion of an impurity of a second conductive type into a semiconductor substrate of a first conductive type, the semiconductor substrate including a plurality of isolation trenches separating the light-emitting regions, the light-emitting regions being exposed on walls of the isolation trenches, each trench having a first width at surfaces defined by the light-emitting regions and a second width at a floor of the trench, the first width and the second width both being measured in the array direction, the first width being greater than the second width.
2. The semiconductor light-emitting device of
3. The semiconductor light-emitting device of
4. The semiconductor light-emitting device of
5. The semiconductor light-emitting device of
6. The semiconductor light-emitting device of
7. The semiconductor light-emitting device of
|
1. Field of the Invention
The present invention relates to a semiconductor light-emitting device having a plurality of light-emitting regions formed by diffusion of an impurity of a second conductive type into a substrate of a first conductive type, and more particularly to a structure and fabrication method that enable the light-emitting regions to be arranged more densely than before.
2. Description of the Related Art
Known semiconductor light-emitting devices include arrays of light-emitting elements such as arrays of light-emitting diodes, generally referred to as LED arrays. LED arrays formed on semiconductor chips are used as light sources in, for example, electrophotographic printers.
The LED array shown in these drawings has a plurality of light-emitting regions 3. The light-emitting regions 3 are formed by growing an epitaxial layer 2 of a first conductive type (an n-type GaAs0.6P0.4 layer) on a gallium-arsenide (GaAs) substrate 1 of the first conductive type (n-type), then selectively diffusing an impurity of a second conductive type (p-type), such as zinc (Zn), into the epitaxial layer 2. Each light-emitting region 3 has an individual aluminum (Al) electrode 4, and the light-emitting regions 3 share a common gold-germanium-nickel (Au—Ge—Ni) electrode 5. The individual electrodes 4 are formed on an insulating layer 6 deposited on the epitaxial layer 2, and make electrical contact with the surfaces of the light-emitting regions 3. The common electrode 5 is formed on the underside of the n-type GaAs substrate 1.
There is an increasing demand for electrophotographic printers capable of printing very clear images. Improved clarity is obtained by increasing the resolution of the printer. For an LED printer, this means increasing the resolution of the LED arrays used as light sources, by increasing the density of the layout of their light-emitting elements.
In the arrays shown on the left in
Referring once more to
An object of the present invention is to provide a semiconductor device including a dense array of light-emitting elements having an adequate diffusion depth.
According to the present invention, the individual light-emitting elements are separated by isolation trenches. The isolation trenches are preferably formed on only two sides of each light-emitting element. The trenches enable the light-emitting elements to be formed with a suitable size and adequate depth.
The light-emitting elements may be formed by creating a single band-shaped diffusion region with adequate depth, then forming isolation trenches that divide the single diffusion region into multiple diffusion regions, each of which becomes a light-emitting element having a suitable size. In this case the isolation trenches must be deeper than the diffusion depth.
Alternatively, individual diffusion regions may be formed, and then isolation trenches may be formed between them, preferably removing parts of the sides of the diffusion regions. In this case the isolation trenches may be either deeper or shallower than the diffusion depth.
The isolation trenches reliably prevent overlap between adjacent light-emitting elements, regardless of their diffusion depth and associated lateral diffusion width. A high-density array can accordingly be formed while maintaining adequate junction depth.
In the attached drawings:
Preferred embodiments of the invention will now be described with reference to the attached drawings, in which like elements are indicated by like reference characters. Although the illustrated embodiments are LED arrays, the invention is not limited to LED arrays.
The LED array shown in these drawings has a semiconductor substrate 10 of a first conductive type (n-type) in which a plurality of light-emitting regions, more specifically light-emitting diodes (LEDs) 11, are formed by diffusion of an impurity of a second conductive type (p-type). A pn junction is created at the interface between the diffusion region 12 of each light-emitting diode 11 and the semiconductor substrate 10. Between each pair of mutually adjacent light-emitting diodes 11, an isolation trench 17 is provided to separate their two diffusion regions 12.
The isolation trench 17 has a first width at a surface defined by the light-emitting diodes, and a second width at a floor of the trench. The first and second widths are measured in a same direction, with the first width being greater than the second width.
Except where the light-emitting diodes 11 and isolation trenches 17 are formed, the semiconductor substrate 10 is covered by an insulating layer 13. A plurality of p-electrodes 14 and p-electrode pads 15 are formed on the insulating layer 13, each light-emitting diode 11 being electrically coupled by a p-electrode 14 to a p-electrode pad 15. An n-electrode 16 is formed on the underside of the semiconductor substrate 10. A light-emitting diode 11 emits light from its pn junction when a forward voltage is applied between its p-electrode pad 15 and the n-electrode 16. The light emitted through the surface 11a of the light-emitting diode 11 may be used in electrophotographic printing.
As shown in
A fabrication process for the first embodiment will now be described.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The process described above makes it possible to form light-emitting diodes 11 with a very small surface 11a, and to place these light-emitting diodes 11 very close together, while maintaining electrical isolation between adjacent light-emitting diodes 11 and while providing an adequate pn junction depth.
Although it would be possible to surround each light-emitting diode 11 with isolation trenches on all four sides, there are advantages in forming the isolation trenches 17 on only two sides of each light-emitting diode 11.
One advantage is that more of the pn junction is left intact. The pn junction is present in the area directly below the surface 11a, and also on the two sides of the diffusion region 12 extending parallel to the array axis, since no isolation trenches 17 are formed on these two sides. Considerable light is emitted from these two side regions, where the pn junction extends toward the surface of the device. If isolation trenches were to be formed on all four sides of the light-emitting diode 11, the pn junction would be removed from all four sides, and less total light would be omitted.
Another advantage is that if isolation trenches were to be formed on all four sides, the p-electrode 14 would have to cross an isolation trench to reach the surface 11a of the light-emitting diode 11. Such a crossing would increase the likelihood of electrical discontinuities in the p-electrode 14. In the first embodiment, the p-electrode 14 proceeds from the surface of the insulating layer 13 directly onto the surface 11a of the light-emitting diode 11 without having to cross an isolation trench 17.
Another advantage is that the dimensions in the vertical direction in
Incidentally, it is also possible to reduce the horizontal dimensions of the array in
Next, a second embodiment will be described. The second embodiment is also an LED array.
Referring to
Referring to
A fabrication process for the second embodiment will now be described.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Compared with the first embodiment, the second embodiment provides each light-emitting diode 21 with a larger pn junction area at the full junction depth, thereby permitting the surfaces 21a of the light-emitting diodes 21 to be smaller than in the first embodiment. The formation of all the light-emitting diodes 21 from a single diffusion region 22b also leads to more uniform light-emitting characteristics.
Next, a third embodiment will be described. The third embodiment is likewise an LED array.
Referring to
Referring to
A fabrication process for the third embodiment will now be described.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The relative shallowness of the isolation trenches 37 in the third embodiment makes the etching process illustrated in
The present invention is not limited to the embodiments described above; those skilled in the art will recognize that various modifications are possible. The scope of the invention should accordingly be determined from the appended claims.
Fujiwara, Hiroyuki, Ozawa, Susumu, Taninaka, Masumi, Nobori, Masaharu
Patent | Priority | Assignee | Title |
7586129, | Dec 14 2005 | Advanced Optoelectronic Technology Inc. | Single chip with multi-LED |
7754512, | Mar 26 2002 | Oki Data Corporation | Method of fabricating semiconductor light-emitting devices with isolation trenches |
9177951, | Jan 06 2014 | GLOBALFOUNDRIES Inc. | Three-dimensional electrostatic discharge semiconductor device |
9455316, | Jan 06 2014 | GLOBALFOUNDRIES Inc. | Three-dimensional electrostatic discharge semiconductor device |
9620587, | Jan 06 2014 | GLOBALFOUNDRIES U S INC | Three-dimensional electrostatic discharge semiconductor device |
Patent | Priority | Assignee | Title |
3500139, | |||
4032944, | Mar 11 1975 | U.S. Philips Corporation | Semiconductor device for generating incoherent radiation and method of manufacturing same |
4275403, | Feb 06 1970 | U.S. Philips Corporation | Electro-luminescent semiconductor device |
4747109, | Jul 12 1985 | Sharp Kabushiki Kaisha | Semiconductor laser array device |
5073806, | Oct 17 1989 | Kabushiki Kaisha Toshiba | Semiconductor light emitting element with grooves |
5132751, | Jun 08 1990 | Eastman Kodak Company | Light-emitting diode array with projections |
5260588, | May 21 1991 | Eastman Kodak Company | Light-emitting diode array |
5373174, | Aug 18 1992 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor light-emitting device |
5386139, | Apr 16 1992 | Kabushiki Kaisha Toshiba | Semiconductor light emitting element with improved structure of groove therein |
5406095, | Aug 27 1992 | JVC Kenwood Corporation | Light emitting diode array and production method of the light emitting diode |
5449926, | May 09 1994 | Google Technology Holdings LLC | High density LED arrays with semiconductor interconnects |
5663581, | May 09 1994 | Google Technology Holdings LLC | Implanted led array and method of fabrication |
5665985, | Dec 28 1993 | Ricoh Company, Ltd. | Light-emitting diode of edge-emitting type, light-receiving device of lateral-surface-receiving type, and arrayed light source |
5684819, | Aug 31 1994 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Monolithically integrated circuits having dielectrically isolated, electrically controlled optical devices |
5729563, | Jul 07 1994 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Method and apparatus for optically and thermally isolating surface emitting laser diodes |
6583446, | Jun 18 1999 | Oki Data Corporation | Array of light-emitting elements and emission-altering elements |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 06 2003 | TANINAKA, MASUMI | Oki Data Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013823 | /0366 | |
Feb 06 2003 | FUJIWARA, HIROYUKI | Oki Data Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013823 | /0366 | |
Feb 06 2003 | OZAWA, SUSUMU | Oki Data Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013823 | /0366 | |
Feb 06 2003 | NOBORI, MASAHARU | Oki Data Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013823 | /0366 | |
Feb 27 2003 | Oki Data Corporation | (assignment on the face of the patent) | / | |||
Apr 01 2021 | Oki Data Corporation | OKI ELECTRIC INDUSTRY CO , LTD | MERGER SEE DOCUMENT FOR DETAILS | 059365 | /0145 |
Date | Maintenance Fee Events |
Sep 19 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 16 2010 | ASPN: Payor Number Assigned. |
Nov 21 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Dec 08 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 21 2008 | 4 years fee payment window open |
Dec 21 2008 | 6 months grace period start (w surcharge) |
Jun 21 2009 | patent expiry (for year 4) |
Jun 21 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 21 2012 | 8 years fee payment window open |
Dec 21 2012 | 6 months grace period start (w surcharge) |
Jun 21 2013 | patent expiry (for year 8) |
Jun 21 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 21 2016 | 12 years fee payment window open |
Dec 21 2016 | 6 months grace period start (w surcharge) |
Jun 21 2017 | patent expiry (for year 12) |
Jun 21 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |