A technique for a semiconductor device is provided that includes forming circuit regions on a device formation region and device isolation regions on a semiconductor substrate, a ratio of the width of a device isolation region to the width of adjacent circuit regions thereto is set at 2 to 50. A design method is also provided and includes conducting measurements such as of thicknesses of a pad oxide film and a nitride film, the internal stress of the nitride film, the width of both device formation and isolation regions, the depth of the etched portion of the nitride film for forming the groove in a device isolation region, conducting stress analysis in the proximity of the groove due to thermal oxidation, and setting values pertaining to the width of the device formation region and of the device isolation region which do not lead to occurrence of dislocation.
|
4. A method of designing a semiconductor device comprising:
a step of measuring a thickness of a pad oxide film formed on a surface of a semiconductor substrate, and a thickness of a nitride film formed on said pad oxide film;
a step of measuring an internal stress of said nitride film;
a step of measuring a width of a device formation region formed on said semiconductor substrate, and a width of a device isolation region adjacent to said device formation region;
a step of measuring a depth of a groove formed in said semiconductor device by etching a portion of said nitride film formed on said pad oxide film and existing on said device isolation region;
a step of conducting stress analysis by using said thickness of a pad oxide film, said thickness of a nitride film, said width of a device formation region, said width of a device isolation region, said depth and said internal stress, and obtaining an internal stress estimated to occur due to thermal oxidation in the proximity of said groove;
a step of preparing a stress distribution chart representing a region, in which said internal stress and said internal estimated stress exceeds a dislocation occurrence limit stress at which dislocation occurs due to thermal oxidation, by using the width of said device formation region and the width of said device isolation region as parameters; and
a step of setting the width of said device formation region and the width of said device isolation region not causing dislocation by using said stress distribution chart in designing said semiconductor substrate.
1. A method of designing a semiconductor device, comprising:
a step of measuring a thickness of a pad oxide film formed on a surface of a semiconductor substrate and a thickness of a nitride film formed on said pad oxide film;
a step of measuring an internal stress of said nitride film;
a step of measuring a width of a device formation region formed on said semiconductor substrate and a width of a device isolation region adjacent to said device formation region;
a step of measuring a depth of a groove formed inside said semiconductor substrate by etching a portion existing on said device isolation region among said nitride film formed on said oxide film;
a step of conducting stress analysis using said thickness of a pad oxide film, said thickness of a nitride film, said width of a device formation region, said width of a device isolation region, said depth and said internal stress and obtaining an internal stress estimated to occur due to thermal oxidation in the proximity of said groove;
a step of preparing a design chart representing a region in which a quotient obtained by dividing said internal stress and said internal estimated stress by a dislocation occurrence limit stress, at which dislocation occurs due to thermal oxidation, exceeds 1, by using the width of said device formation region and the width of said device isolation region as parameters; and
a step of setting a value of the width of said device formation region and a value of the width of said device isolation region, at which dislocation does not occur, in design of said semiconductor substrate.
2. A method of designing a semiconductor device according to
a step of applying data of said design chart so as to establish the following formula relating to a dislocation occurrence limit stress value due to thermal oxidation in said device formation region and said device isolation region adjacent to one another:
wherein L/S in a value of said ratio, tp is the thickness of said pad oxide film, tn is the thickness of said nitride film and D is the depth of said groove.
3. A method of designing a semiconductor device according to
a step of deciding an etch-back distance of said pad oxide film not causing the occurrence of dislocation by using said design chart; and
a step of etching and removing said pad oxide film by said etch-back distance in a direction parallel to the surface of said semiconductor substrate.
|
This application is a Continuation of application Ser. No. 09/893,980, filed Jun. 29, 2001, now U.S. Pat. No. 6,620,704, which is a Continuation of application Ser. No. 08/838,259, filed Apr. 17, 1997 (now U.S. Pat. No. 6,310,384), which is a Continuation of application Ser. No. 08/270,472, filed Jul. 5, 1994, now abandoned, the subject matters of which are incorporated herein by reference.
This invention relates to a semiconductor device as typified by a semiconductor memory device, its fabrication method and its design method. More particularly, the present invention relates to a semiconductor device suitable for a high integration density semiconductor device, its fabrication method and its design method.
In the development of a high integration density semiconductor device, efforts at reducing the size of a device isolation region for electrically isolating adjacent device formation regions has been a critical problem.
A thermal oxide film has been generally used for forming this device isolation region. To locally form the thermal oxide film, a silicon nitride film is deposited on the surface of the device formation region and then a thermal oxidation reaction is carried out.
This thermal oxidation reaction proceeds due to diffusion of an oxidation seed, that is, oxygen or steam vapor, and due to a reaction on the interface between an oxide film and a semiconductor substrate.
Because diffusion of the oxidation seed takes place three-dimensionally, such diffusion is extended also to a location below the silicon nitride film at which location the oxide film is not desired to be formed. Because the shape of growth of the oxide film below the silicon nitride film has a shape of the beak of a bird, it is generally referred to as a “bird's beak”. The growth of the bird's beak reduces an area of the device formation region. Therefore, restriction of this growth is important towards accomplishing a high integration density.
To restrict the growth of the bird's beak, a technology which forms grooves on a semiconductor substrate near the end portion of the silicon nitride film and oxidizes the inner wall of the grooves to form the device isolation regions has been developed in the past. A concrete method is described in JP-A-3-96249 and JP-A-4-127433, for example.
The silicon nitride film used as an antioxidation film generally has a great internal stress. Therefore, a high stress occurs in the proximity of the semiconductor substrate surface, too. When a shear stress component (resolved shear stress) in a direction of a slip plane of a crystal exceeds a limit value, dislocation occurs, and electric characteristics of a device are remarkably deteriorated.
The strength of the semiconductor substrate remarkably drops near 1,000° C. at which a thermal oxidation step is carried out in comparison with a temperature near room temperature, and dislocation is extremely likely to occur. Accordingly, stress control is also very important.
In the ordinary thermal oxidation process, a thin thermal oxide film (which will be hereinafter referred to as a “pad oxide film”) is first formed on the semiconductor substrate surface so as to protect the semiconductor substrate from the internal stress of the silicon nitride film, and the silicon nitride film is then deposited. The value of the resolved shear stress occurring in the semiconductor substrate below the end portion of the silicon nitride film can be limited to be below the dislocation occurrence limit by controlling the film thickness of this pad oxide film, and the occurrence of dislocation can be thus prevented.
When the grooves are formed on the substrate surface to restrict the growth of the bird's beak, however, the stress field occurring near the substrate surface is likely to change, and the value of the resolved shear stress increases in accordance with the depth of the grooves formed.
Incidentally, the ordinate is normalized by a stress value before the formation of the groove. It can be understood that the resulting stress increases due to the formation of the groove. A stress concentration field has existed at only the end portion of the silicon nitride film before the formation of the groove, but when the groove is formed, it also takes place at the lower end portion of the groove formed, too. These two stress concentration fields interfere with each other and eventually increase the resolved shear stress component in the direction of the slip plane on the sidewalls of the groove.
In this instance, there is the case where the resulting stress exceeds the dislocation occurrence limit value with the formation of the groove even when the stress value before the formation of the groove is below the dislocation occurrence limit value. As will be later described, this stress increase has dependence on the pattern dimension. Accordingly, when the grooves are formed on the semiconductor substrate surface, an appropriate counter-measure must be taken lest the increased stress exceeds the dislocation occurrence limit value.
It is an object of the present invention to provide a device structure, or a groove formation method, which restricts the resulting stress below the dislocation occurrence limit value when the grooves are formed on the semiconductor substrate surface (particularly in the thermal oxidation process).
It is another object of the present invention to provide a semiconductor device structure, and fabrication and design methods thereof, which prevent the occurrence of crystal defects in the thermal oxidation process in a semiconductor production process.
Incidentally, the term “dislocation occurrence limit stress” means a limit value of the stress above which dislocation occurs in the silicon single crystal. The shear stress in the direction of the (111 ) slip plane of the silicon single crystal is used hereby as the stress, and is generally referred to as the “resolved shear stress”.
This stress value changes with a production method of a crystal, with an impurity concentration, with a temperature, and so forth. Therefore, a value corresponding to the material or temperature practically used must be employed.
To accomplish the objects described above, the present invention stipulates the structural dimension so that a ratio of the width of the device formation region to the width of the device isolation region adjacent to the device formation region keeps a predetermined value at which the resulting stress is below the dislocation occurrence limit value.
When the width dimension L, taken from 0.1 to 125 μm, of the device formation region is defined, the width dimension S, taken from 0.1 to 2.5 μm of the device isolation regions so encompassing the device formation region as to correspond to a predetermined groove depth (in which the groove is formed in the device isolation area before the isolation oxide film is formed), is made sufficiently great so that the ratio L/S is below a predetermined value. When the minimum value of the S dimension is defined, the width dimension L of the device formation region adjacent to the device isolation regions is designed so that the ratio L/S is below the predetermined value, by reducing the size of the device formation region or dividing the device formation region.
The structural design can be made by executing stress analysis by using a finite element method, and the L or S dimension is stipulated so that the stress analysis (predicted) value is smaller than the dislocation occurrence limit stress.
Generally, a semiconductor device such as a memory device comprises a memory portion and a peripheral circuit portion as shown in FIG. 16. In the memory portion, very small device formation regions having a size of about 1 μm and having the same shape are periodically arranged with the device isolation regions being interposed between them. In this memory portion, the values of L and S are not greater than about 1 μm in most cases.
In the peripheral circuit portion, on the other hand, considerably greater device formation regions are so arranged as to have the device isolation regions interposed between them. In this case, the shapes of the device formation regions adjacent to one another are not always the same. The values L and S described in the present invention are expressed by the values in the direction in which the S value of the adjacent device isolation region becomes minimal, that is, by the dimension of the major or minor side of the device formation region, and does not use the diagonal direction (e.g. L1, L2 or S1, S2, S3, S4 in FIG. 16), in the peripheral circuit, the L value exceeds several microns (μm) in many cases but the S value is mostly equal to that of the memory portion. Accordingly, the stress value is generally higher in the peripheral circuit portion than in the memory portion.
The value of the resulting stress changes with the internal stress of the silicon nitride film, its thickness, the thickness of the pad oxide film, the groove formation depth and the L/S dimension. The internal stress of the silicon nitride film can be measured from the warp of the silicon substrate, and the thickness of the pad oxide film, too, can be measured.
The groove formation depth and the L/S dimensions are given as the design values. Therefore, structural analysis is possible. Analysis may be made by defining the L/S dimensions while groove formation depth is kept fixed at a predetermined value, or the depth and shape of the groove may be defined from the L/S dimensions.
The internal stress of the silicon nitride film may be measured incessantly during the fabrication process, or a value stored as the data base may be used. The thickness of the silicon nitride film may be measured incessantly, too, or a value determined from the production condition of the film may be stored as the data base and may also be used.
As to the thickness of the pad oxide film, the thickness incessantly measured may be used, or the design (predicted) value determined by the film formation condition may be used as the data base.
The dimension and the depth of the groove are defined by the etching condition. However, as will be later described, there is the case where the stress value greatly changes due to the change of the groove shape in the order of nanometer. Therefore, the value incessantly measured is preferably used, but the value predicted from the etching condition may be converted to the data base and may be used.
Structural analysis may be carried out at the design stage before production, or the dimensions at a next production stage may be determined whenever the measurement values are obtained in the production process. The stress value obtained as a result of analysis is compared with the strength data of the semiconductor substrate, and the L, S design values or the groove shape is adjusted so that the resulting (predicted) stress value does not exceed the strength.
The strength data to be compared with the analytical value may be the data of the experimental data base or the empirical values obtained by comparative examination of the past defective data (occurrence of dislocation) may be used, as well.
When the oxidation process conditions such as the thickness and internal stress of the silicon nitride film, the thickness of the pad oxide film, the groove shape, etc., are fixed, it becomes possible to analyze in advance the resulting stress in accordance with the L and S dimensions. In this case, since the L and S dimensions at which dislocation is expected to occur can be clarified, a design chart representing the dislocation occurrence region is prepared beforehand, and the L and S dimensions can be selected and determined in such a manner as to avoid the danger region, on this chart, at the design stage.
Hereinafter, the outstanding features of the present invention will be explained in accordance with categories.
(Semiconductor Memory Device)
The semiconductor memory device according to the present invention includes a memory portion and a peripheral portion formed on a semiconductor substrate, wherein each of the portions comprises device isolation regions and device formation regions made of a thermal oxide film as a principal constituent material, and wherein a ratio L/S of the width dimension S of the device isolation region and the width dimension L adjacent to one another in the peripheral circuit portion is not greater than an upper limit value which is stipulated by a dislocation occurrence limit stress value inside the semiconductor memory portion, and S is at least 0.1 μm. When S becomes great, the upper limit value drops. The lower limit of S is set to at least 0.1 μm in consideration of the minimum machining dimensional limit of 1-giga DRAMs (hereinafter the same). If the lower limit of S is set to 0, the device isolation region does not exist. Here, the term “peripheral circuit portion” represents the circuit portion which does not store the data in the memory device (hereinafter the same). This peripheral circuit portion must be arranged in such a manner as to satisfy both of the requirements that L is, preferably, as great as possible so as to increase a current capacity while the overall chip size is, preferably, as small as possible.
The value of the ratio L/S of the width dimension L of the device formation region to the width dimension S of the device isolation region adjacent thereto in the peripheral circuit portion described above, is not greater than 50, and S is at least 0.1μ. As to the value 50, refer to FIG. 4.
In the peripheral circuit portion, the ratio L/S of the width dimension L of the device formation region to the width dimension S of the device isolation region adjacent thereto is at least 2, it is desired from the beginning that the memory is fabricated by the minimum possible machining dimension. Accordingly, if S can be machined by 1 μm, for example, it has not been necessary in the past to intentionally set L to 2 μm. tn contrast, the present invention proposes that the value L/S is at least 2 so as to prevent the occurrence of dislocation even by making S small.
The width dimension of the device isolation regions encompassing the device formation regions in the peripheral circuit portion and made of the thermal oxide film as the peripheral constituent material is not smaller than the lower limit value which is defined by the relationship between the width dimension of the device formation region and the dislocation occurrence limit stress value inside the semiconductor memory device.
The width dimension of the device isolation regions encompassing the device formation region in the peripheral circuit portion and made of the thermal oxide film as the principal constituent material is, preferably, at least 0.1 μm.
The width dimension of the device formation region, which is encompassed by the device isolation regions made of the thermal oxide film as the principal constituent material in the periphery circuit portion, is not greater than the upper limit value defined by the relation between the width dimension of the adjacent device isolation region and the dislocation occurrence limit stress value inside the semiconductor memory device.
The width dimension of the device formation region encompassed by the device isolation regions encompassing the device formation region in the peripheral circuit portion and made of the thermal oxide film as the principal constituent material is, preferably, up to 5 μm.
Here, many device isolation regions adjacent to the device formation region L exist around, but the smaller S should be selected. The S width existing on the diagonal line of the device formation region does not merit consideration. For, the width is determined by the shortest dimension encompassing the device formation region.
Incidentally, the silicon nitride film is the one that is formed on the device formation region before thermal oxidation so as to prevent oxidation, and is removed at subsequent steps.
(Stress Analysis Method of Semiconductor Device)
The stress analysis method according to the present invention analyzes the stress occurring in the proximity of the groove formation region from the internal stress of the silicon nitride film and its thickness, the thickness of the pad oxide film, the depth of the groove to be formed in the device isolation region, the width of the device isolation region and the width of the device formation region adjacent to the device isolation region, by numerical analysis means. Here, the numerical analysis means is preferably a finite element method (hereinafter the same).
A pad oxide film is formed (71) on an initial stage substrate (wafer) by a thermal oxidation method, and a silicon nitride film is formed (72) on the pad oxide film by a GVD method. At this time, an internal stress (σi) of the silicon nitride film is taken into consideration in stress analysis. Next, stress fluctuation when pattern is effected in accordance with the dimensions S, L of the device isolation region and the device formation region is analyzed. In this case, analysis is effected while an over-etch depth D of the substrate occurring at the time of etching is taken into consideration. This state is the initial shape of the oxidation. Thermal stress analysis is made when the overall temperature is raised (74) to the oxidation temperature, and oxidation thermal analysis is thereafter effected.
The structural equation based on a viscoelastic model and used for stress analysis is shown by equation (1), where σ is a stress, ε,εθ and εv are a strain, a thermal strain and viscous strain, respectively, D is a material moduli matrix, β is a ratio of Young's moduli E1 and E2 in the viscoelastic model, and σi is an intrinsic stress of a thin film, and the detail of the stress analysis using this structural equation is described in the cited reference:
Δs=(D+ΔD)(Δε−Δεq−bΔεv)+ΔD·D−1(σ−σ1) (1)
A stress distribution chart effective for the present invention represents the stress, which occurs in the proximity of the groove formation region and is determined by using a numerical analysis means from the internal stress of the silicon nitride film, its thickness, the thickness of the pad oxide film, the depth of the groove formed in the device isolation region, the width of the device isolation region and the width of the device formation region adjacent to the device isolation region, by using the device isolation region and the device formation region as parameters.
The stress distribution chart directly plots the stress values of the results of analysis using L and S as the parameters for each process specification as shown in
A design chart is prepared by dividing the stress value σ by the dislocation occurrence limit stress value σc and displaying the regions, in which the quotient exceeds 1, as shown in
Here, the calculation formula of σ/σc can be expressed by the following equation (2), for example:
where
The stress A, which occurs in the proximity of the groove formation region and is determined by the numerical analysis means from the internal stress of the silicon nitride film, its thickness, the thickness of the pad oxide film, the depth of the groove formed in the device isolation region, the width of the device isolation region and the width of the device formation region, is normalized (A/B) by the dislocation occurrence limit stress B of the semiconductor substrate at the highest temperature of the oxidation step, and the region in which the normalization value exceeds 1 and the occurrence of dislocation is predicted is clearly represented by the design chart using the width dimensions of the device isolation region and the device formation region as the parameters. In this case, the move-back (etch-back) distance of the pad oxide film is preferably used as a parameter for representing the dislocation occurrence prediction region. The finite element method is effective for the numerical analysis means.
(Semiconductor Production Apparatus)
The first semiconductor production apparatus according to the present invention comprises means for measuring the thickness of the pad oxide film, the thickness of the silicon nitride film and its internal stress, respectively, an arithmetic unit for effecting numerical analysis by using the measurement values, and the design values of the width of the device formation region and the width of the device isolation region adjacent to the device formation region, a display device or a data display matter such as paper for displaying the design chart described above, and decides the substrate groove formation depth at the time of removal of the silicon nitride film before selective oxidation. Here, the form may be an apparatus of one package, or may be the form of a discrete system having each function.
The second semiconductor production apparatus according to the present invention comprises means for measuring the thickness of the pad oxide film, the thickness of the silicon nitride film and its internal stress, respectively, means for measuring the width of the device formation region and the width of the device isolation region adjacent to the device formation region, means for measuring the depth of the groove formed in the substrate surface at the time of removal of the silicon nitride film before selective oxidation, an arithmetic unit for effecting stress analysis by using the measurement results, a memory device for preserving design strength data (design chart or stress distribution chart), and means for deciding and displaying the move-back (etch-back) distance of the pad oxide film at which dislocation does not occur at the time of selective oxidation, by comparing the results of analysis with the strength data (see dimension B in FIG. 2A).
(Design Method of Semiconductor Device)
In the semiconductor device according to the present invention, the design method of the semiconductor device comprises a step of effecting stress analysis by using the thickness of the pad oxide film, the thickness of the silicon nitride film and its internal stress, and the substrate groove formation depth at the time of removal of the silicon nitride film before oxidation, and a step of deciding (A) the width of the device formation region and the width of the device isolation region adjacent to the device formation region, and/or (B) the groove formation depth.
(Fabrication Method of Semiconductor Device)
(A) The fabrication method of the present invention includes a step of effecting stress analysis by using the thickness of the pad oxide film, the thickness of the silicon nitride film and its internal stress, the width dimension of the device formation region, the width dimension of the device isolation region adjacent to the device formation region, and the depth of the groove formed on the substrate surface at the time of removal of the silicon nitride film before selective oxidation, and a step of deciding the move-back (etch-back) distance of the pad oxide film at which dislocation does not occur at the time of selective oxidation and etching back the pad oxide film.
(B) The pad oxide film is etched back by at least 4 nm before the thermal oxidation step.
(C) Stress (numerical) analysis is effected by using the thickness of the pad oxide film, the thickness of the silicon nitride film and its internal stress, the width of the device formation region and the width of the device isolation region adjacent to the device formation region, and the substrate groove formation depth at the time of removal of the silicon nitride film before selective oxidation can be thus determined.
(D) The width dimension of the device isolation region or the width dimension of the device formation region is determined so that the stress, which occurs in the proximity of the groove formation region and is determined by the numerical analysis means by using the internal stress of the silicon nitride film and its thickness, the thickness of the pad oxide film, the depth of the groove formed in the device isolation region, the width of the device isolation region and the width of the device formation region adjacent to the device isolation region, is not higher than the dislocation occurrence limit strength.
(E) The width dimension of the device isolation region encompassing the device formation region and made of the thermal oxide film as the principal constituent material is set to be not lower than the lower limit value which is defined by the thickness of the silicon nitride film and its internal stress, the thickness of the pad oxide film, the depth of the groove formed on the substrate surface, and the relation between the width of the device formation region and the dislocation occurrence limit stress value inside the semiconductor device.
(F) The width dimension of the device formation region encompassed by the device isolation region made of the thermal oxide film as the principal constituent material is set to be not higher than the upper limit value which is defined by the thickness of the silicon nitride film and its internal stress, the thickness of the pad oxide film, the depth of the groove formed on the substrate surface, and the relation between the width dimension of the adjacent device isolation region and the dislocation occurrence limit stress value.
(Semiconductor Device)
In the semiconductor device according to the present invention, the device formation region preferably has a width dimension of at least 4 μm and the width dimension of the device isolation region encompassing the device formation region and made of the thermal oxide film as the principal constituent material is preferably at least 1 μm.
The smaller the S dimension and the greater the L dimension, the more likely becomes the resulting stress to increase. In the example shown in
Accordingly, when the dimensions and the arrangement of the device isolation region and the device formation region are designed, either one of the L and S dimensions can be determined first, and then the other is designed to the dimensional region in which dislocation does not occur.
From this aspect, each of the inventions described above sets the ratio of the width dimension of the device formation region to that of the device isolation region adjacent to the former to the value at which the resulting stress is below the dislocation occurrence limit value.
Hereinafter, preferred embodiments of the present invention will be explained with reference to the accompanying drawings. First, the principle of the present invention will be explained.
Let us consider the case where a groove having a width S is formed in a direction parallel to a <110> crystal axis on a silicon crystal (100) plane orientation substrate 1 before thermal oxidation, as shown in FIG. 3A.
The abscissa in
Generally, the resulting stress tends to increase when the S dimension is small and the L dimension is great. This analytical example reveals that when the S dimension is 2 μm, the resulting stress exceeds the dislocation generation limit stress in the region of the L dimension of at least 2 μm at which σ/σc=1 on the other hand, when the S dimension is 4 μm, it is when the L dimension is at least 4 μm that the resulting stress exceeds the dislocation generation limit.
To design the dimensional arrangement of the device isolation region and the device formation region, therefore, it is necessary to first determine either the L dimension or the S dimension and then to design the other to a dimensional region in which dislocation does not occur. However, there are the cases where the dimension is set to a region in which fabrication of the thin film is difficult, and in such cases, the balance of the overall dimension must be adjusted.
Further, the resulting stress changes in accordance with the groove formation depth, too, as has already been explained with reference to
When the fabrication process is fixed, it becomes possible to design in advance the L dimension and the S dimension of the device formation region and the device isolation region adjacent to each other to the combination of the values which inhibits the occurrence of dislocation, at a product pattern design stage, by preparing such a design chart. In this way, the occurrence of dislocation at the fabrication stage can be prevented, and the drop of the yield of the products can be prevented, as well.
The stress analysis or the preparation of the design chart is possible if the conditions of the thermal oxidation process (such as the internal stress and thickness of the silicon nitride film, the thickness of the pad oxide film, the groove formation depth, etc.) used in the practical fabrication process of the products are clarified. In consideration of the practical fabrication process, it is known that fabrication variance (tolerance) always exists. Accordingly, design must be so made at the design stage as to secure a process margin to a certain extent by taking this variance into consideration.
On the spot of actual fabrication, it is possible to change or correct the design value of a next step by following the fabrication steps and measuring the actual values. In other words, the thickness of the pad oxide film is first measured, and any error from the design value is confirmed. When the thickness of the pad oxide film is greater than the design value, the design margin to the stress increases. Therefore, there is no critical problem, in particular. However, when the thickness is smaller, the resulting stress increases. Accordingly, oxidation is additionally carried out so as to correct the film thickness to a predetermined value, or warning is given to subsequent steps.
Next, the internal stress is measured (from warp of the wafer, for example) after deposition of the silicon nitride film, and a difference from the set value (predicted value) at the initial design stage is grasped. When the measured value is smaller than the set value, there is no particular problem because the design margin to the stress increases.
When the internal stress is higher, however, the quantity of increment of the stress occurring at the time of formation of the groove, inclusive of the data of the thickness of the pad oxide film of the preceding stage, must be examined once again.
The next groove formation depth is corrected in accordance with the result of evaluation. In this way, the occurrence of dislocation can be prevented, and the present invention can be effectively applied to the site of actual fabrication.
Incidentally, there may be the case where the correction value of the groove depth is improper for reasons other than the stress. In such a case, the silicon nitride film is once removed and is then deposited once again, or the silicon nitride film is partially removed so as to reduce the film thickness, or the fabrication of that lot is cancelled. Which of these counter-measures is to be taken is decided in consideration of the fabrication cost, and so forth.
In any of these cases, fabrication can be continued without permitting the occurrence of dislocation in vain, so that the drop of yield as well as the increase of the cost can be prevented.
A thin pad oxide film 3 is formed on a semiconductor substrate (Si wafer) by thermal oxidation (which deposits an oxide film by exposure to an oxidizing atmosphere), and then a silicon nitride film is uniformly deposited. Thereafter, a part of the pad oxide film is removed locally and selectively with a part of the silicon nitride film. At this time, a part of the silicon substrate is removed simultaneously, too (see FIG. 13). Next, only the remaining pad oxide film 3 is etched back (
In this example, a shallow groove shown in
When such a shallow groove is formed, the stress of the silicon substrate surface near the silicon nitride film increases in accordance with the groove depth as shown in FIG. 2B. It can be understood from
Accordingly, in the structure shown in
When both of the L and S dimensions do not fall within a desired range, the groove formation depth is adjusted. In other words, since the dislocation occurrence region becomes narrower with a smaller groove formation depth, the application range of the L and S dimensions can be expanded.
In this example, it is possible to design in advance the L dimension and the S dimension of the device formation region and the device isolation region adjacent to one another to the combination of the values which does not generate dislocation at the product pattern design stage. Accordingly, the occurrence of dislocation at the fabrication process as well as the drop of the yield of the product can be prevented.
The second example of the present invention will be explained with reference to
In this example, device isolation regions are formed in such a manner as to encompass a device formation region as shown in FIG. 6. Incidentally, though each device isolation region in this example is shown shaped into an elliptic shape, it need not be elliptic but may be an arbitrary shape.
Though
When the sectional views of
Accordingly, when the depth of the groove formed during the formation of the device isolation regions (which groove may be formed intentionally or may be formed unavoidably as has been explained in the first example) is constant in the planar region of
On the other hand, when the sectional view along the line IX—IX shown in
Accordingly, when the dimension of the device isolation structure is decided in this example in such a manner that the resulting stress in the section along the line VII—VII is below the dislocation occurrence limit, the stress occurring in other regions is always below this value, and the trouble of the occurrence of dislocation in the device isolation step can be eliminated. Accordingly, the design chart is prepared in accordance with the groove formation depth by the procedures described in the first example and shown in
When the desired L and S dimensions cannot be obtained at a predetermined groove depth, the groove formation depth is reduced so that the combination of the desired L and S dimensions does not fall within the dislocation occurrence region.
When the device isolation regions have arbitrary shapes or when an arbitrary number of device isolation regions exist, too, design may be made in such a manner that the position at which the resulting stress attains maximum (basically, the position at which the L/S ratio is the greatest) is clarified among the combinations of the device formation region width L and the device isolation region width S adjacent to one another, and the S and L dimensions or the groove formation depth is selected so that the resulting stress at that position is below the dislocation occurrence stress.
Incidentally, the design values of the device formation region width dimension L and the device isolation region width S shown in
The present invention stipulates the silicon nitride film width to L and the gap between the adjacent silicon nitride films to S as shown in
The third example of the present invention will be explained with reference to
As represented by the first or second example, the width dimension of the device formation region and that of the device isolation oxide film region adjacent to the device formation region can be designed by determining the dimensions and arrangement in accordance with the flow chart shown in
As an example,
Because the groove formation depth proves to be 15 nm, the resulting stress exceeds the dislocation occurrence limit stress value, but stress mitigation can be accomplished by moving back the pad oxide film and thus dispersing the stress concentration position. In other words, when the pad oxide film is moved back, the end of the pad oxide film serves as a point for supporting the stress of the silicon nitride film. Accordingly, the portion near the upper end of the groove is released from the stress from the silicon nitride film, and the stress becomes zero.
Since the distance between the end of the pad oxide film and the stress concentration position at the lower end of the groove becomes great, too, the influences of mutual interference become smaller and eventually, the degree of stress concentration formed in the vicinity of the groove side wall becomes lower, and stress mitigation can be thus accomplished.
It can be understood that in this example, the resulting stress can be again limited below the dislocation occurrence limit by moving back the pad oxide film by about 4 nm More concretely,
As is obvious from
Incidentally, since the etch-back distance of the pad, oxide film depends on the groove depth, the value 4 nm illustrated in this example is not always optimal and the optimum dimension must be decided in accordance with the actual structural dimension. According to this example, the L and S dimensions of the device formation region and the device isolation region adjacent to the former can be designed in advance at the product pattern design stage to the combination which does not cause dislocation, and even when the groove formation depth becomes greater than the design depth in the actual fabrication stage, the occurrence of dislocation at the fabrication stage can be prevented by adding an etching process which etches back the pad oxide film by a suitable distance. In this way, the drop of yield of the product can be prevented.
In the semiconductor devices, the present invention can design in advance the L and S dimensions of the device formation region and the device isolation region adjacent to the former at the product pattern design stage to the combination of the values which do not invite the occurrence of dislocation, can thus prevent the occurrence of dislocation at the fabrication stage and can eventually prevent the drop of yield of the products.
Miura, Hideo, Ogasawara, Makoto, Okamoto, Noriaki, Murata, Jun, Masuda, Hiroo
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4839306, | Mar 24 1987 | Oki Electric Industry Co., Ltd. | Method of manufacturing a trench filled with an insulating material in a semiconductor substrate |
4842675, | Jul 07 1986 | Texas Instruments Incorporated | Integrated circuit isolation process |
4860070, | Jan 09 1987 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device comprising trench memory cells |
4890147, | Apr 15 1987 | Texas Instruments Incorporated | Through-field implant isolated devices and method |
4914050, | Sep 03 1984 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
5079181, | Apr 24 1985 | Hitachi, Ltd. | Process for producing semiconductor memory device |
5258332, | Aug 28 1987 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor devices including rounding of corner portions by etching |
5293512, | Feb 13 1991 | NEC Corporation; NEC CORPORATION A CORP OF JAPAN | Semiconductor device having a groove type isolation region |
5298782, | Jun 03 1991 | SGS-Thomson Microelectronics, Inc.; SGS-THOMSON MICROELECTRONICS, INC A DELAWARE CORPORATION | Stacked CMOS SRAM cell with polysilicon transistor load |
5329138, | Jul 29 1991 | Hitachi, Ltd. | Short channel CMOS device capable of high performance at low voltage |
5332683, | Jun 14 1989 | Kabushiki Kaisha Toshiba | Method of manufacturing semiconductor device having elements isolated by trench |
5386131, | Sep 13 1991 | Elpida Memory, Inc | Semiconductor memory device |
5428239, | May 02 1990 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device having retrograde well and diffusion-type well |
5461248, | Oct 12 1991 | Goldstar Electron Co., Ltd. | Trench capacitor memory cell and process for formation thereof |
JP3236283, | |||
JP396249, | |||
JP4127433, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 25 2003 | Hitachi, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 06 2009 | REM: Maintenance Fee Reminder Mailed. |
Sep 27 2009 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 27 2008 | 4 years fee payment window open |
Mar 27 2009 | 6 months grace period start (w surcharge) |
Sep 27 2009 | patent expiry (for year 4) |
Sep 27 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 27 2012 | 8 years fee payment window open |
Mar 27 2013 | 6 months grace period start (w surcharge) |
Sep 27 2013 | patent expiry (for year 8) |
Sep 27 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 27 2016 | 12 years fee payment window open |
Mar 27 2017 | 6 months grace period start (w surcharge) |
Sep 27 2017 | patent expiry (for year 12) |
Sep 27 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |