A capacitive load driving circuit has an input terminal, a front-edge delay circuit, a back-edge delay circuit, an amplifying circuit, and an output switch device driven by the amplifying circuit. The front-edge delay circuit delays a front edge of an input signal input via the input terminal, the back-edge delay circuit delays a back edge of the input signal, and the amplifying circuit amplifies a drive control signal obtained through the front-edge delay circuit and the back-edge delay circuit.
|
33. A capacitive load driving circuit comprising:
an input terminal;
a front-edge delay circuit, comprising a resistive element and a capacitive element, delaying a front edge of an input signal input via said input terminal;
a pulse width adjusting circuit, comprising a monostable multivibrator, generating a drive control signal having a prescribed pulse width from a delayed signal obtained through said front-edge delay circuit,
an amplifying circuit for amplifying said drive control signal; and
an output switch device which is driven by said amplifying circuit.
23. A capacitive load driving circuit, comprising:
an input terminal;
a front-edge delay circuit delaying a front edge of an input signal input via said input terminal;
a back-edge delay circuit delaying a back edge of said input signal;
an amplifying circuit amplifying a drive control signal obtained through said front-edge delay circuit and said back-edge delay circuit; and
an output switch device is driven by said amplifying circuit, wherein:
said front-edge delay circuit comprises a first resistive element and a first capacitive element,
said back-edge delay circuit comprises a second capacitive element and a series circuit having a second resistive element and a switch element, and
said first resistive element and said series circuit are connected in parallel.
1. A capacitive load driving circuit, comprising:
an input terminal;
a rising edge delay circuit delaying a rising edge of an input signal input via said input terminal;
a falling edge delay circuit delaying a falling edge of said input signal;
an amplifying circuit amplifying a drive control signal obtained through said rising edge delay circuit and said falling edge delay circuit; and
an output switch device driven by said amplifying circuit, wherein:
said rising edge delay circuit comprises a capacitive element and a parallel circuit of a resistive element, and a switch element, and
when said input signal rises, said capacitive element is charged through said resistive element and, when said input signal falls, said capacitive element is discharged through said switch element.
10. A capacitive load driving circuit, comprising:
an input terminal;
a falling edge delay circuit, delaying a falling edge of an input signal input via said input terminal;
a rising edge delay circuit, delaying a rising edge of said input signal;
an amplifying circuit amplifying a drive control signal obtained through said falling edge delay circuit and said rising-edge delay circuit; and
an output switch device driven by said amplifying circuit, wherein:
said rising edge delay circuit comprises a capacitive element and a parallel circuit of a resistive element and a switch element, and
when said input signal rises, said capacitive element is charged through said resistive element and, when said input signal falls, said capacitive element is discharged through said switch element.
6. A capacitive load driving circuit, comprising:
an input terminal;
a rising edge delay circuit, delaying rising edge of an input signal input via said input terminal;
a falling edge delay circuit, delaying a falling edge of said input signal;
an amplifying circuit amplifying a drive control signal obtained through said rising edge delay circuit and said falling edge delay circuit; and
an output switch device which is driven by said amplifying circuit, wherein:
said falling edge delay circuit comprises a capacitive element and a parallel circuit of a resistive element and a switch element, and
when said input signal falls, said capacitive element is charged through said resistive element and, when said input signal rises, said capacitive element is discharged through said switch element.
15. A capacitive load driving circuit, comprising:
an input terminal;
a falling edge delay circuit, delaying a falling edge of an input signal input via said input terminal;
a rising edge delay circuit, delaying a rising edge of said input signal;
an amplifying circuit amplifying a drive control signal obtained through said falling edge delay circuit and said rising edge delay circuit; and
an output switch device which is driven by said amplifying circuit, wherein:
said falling edge delay circuit comprises a capacitive element and a parallel circuit of a resistive element and a switch element, and
when said input signal falls, said capacitive element is charged through said resistive element, and when said input signal rises, said capacitive element is discharged through said switch element.
37. A capacitive load driving circuit, comprising:
a front-edge delay circuit, comprising a first counter counting a clock signal and delaying a front edge of an input signal input via said input terminal; and
a pulse width adjusting circuit generating a drive control signal having a prescribed pulse width from a delayed signal obtained through said front-edge delay circuit, said pulse width adjusting circuit comprising a second counter counting said clock signal, wherein:
the delay time of said input signal is adjusted by varying a count value of said first counter, and
the pulse width of said drive control signal is adjusted by varying a count value of said second counter;
an amplifying circuit amplifying said drive control signal; and
an output switch device driven by said amplifying circuit.
30. A capacitive load driving circuit, comprising:
a first and a second capacitive load driving circuit, each of the first and second capacitive load driving circuits comprising:
an input terminal,
a front-edge delay circuit delaying a front edge of an input signal input via said input terminal,
a back-edge delay circuit delaying a back edge of said input signal,
an amplifying circuit amplifying a drive control signal obtained through said front-edge delay circuit and said back-edge delay circuit, and
an output switch device which is driven by said amplifying circuit;
a first output switch device in said first capacitive load driving circuit connected between a power line and a capacitive load; and
a second output switch device in said second capacitive load driving circuit connected between said capacitive load and a reference voltage.
19. A capacitive load driving circuit, comprising:
an input terminal;
a front-edge delay circuit delaying a front edge of an input signal input via said input terminal;
a back-edge delay circuit delaying a back edge of said input signal;
an amplifying circuit amplifying a drive control signal obtained through said front-edge delay circuit and said back-edge delay circuit; and
an output switch device driven by said amplifying circuit, wherein:
said front-edge delay circuit comprises a first capacitive element and a first series circuit having a first resistive element and a first switch element,
said back-edge delay circuit comprises a second capacitive element and a second series circuit having a second resistive element and a second switch element, and,
said first series circuit and said second series circuit are connected in parallel.
38. A capacitive load driving circuit, comprising:
first and second capacitive load driving circuits, each of the first and second capacitive load driving circuits comprising:
an input terminal,
a front-edge delay circuit delaying a front edge of an input signal input via said input terminal,
a pulse width adjusting circuit generating a drive control signal having a prescribed pulse width from a delayed signal obtained through said front-edge delay circuit,
an amplifying circuit amplifying said drive control signal, and
an output switch device driven by said amplifying circuit;
a first output switch device in said first capacitive load driving circuit connected between a power line and a capacitive load; and
a second output switch device in said second capacitive load driving circuit connected between said capacitive load and a reference voltage.
28. A capacitive load driving circuit, comprising:
an input terminal;
a front-edge delay circuit delaying a front edge of an input signal input via said input terminal, said front-edge delay circuit comprising a first counter which starts to count a clock signal from the front edge of said input signal;
a back-edge delay circuit delaying a back edge of said input signal, said back-edge delay circuit comprising a second counter which starts to count said clock signal from the back edge of said input signal;
an amplifying circuit for amplifying a drive control signal obtained through said front-edge delay circuit and said back-edge delay circuit; and
an output switch device which is driven by said amplifying circuit, wherein:
a delay time of said front edge is adjusted by varying a count value of said first counter, and
a delay time of said back edge is adjusted by varying a count value of said second counter.
2. The capacitive load driving circuit as claimed in
3. The capacitive load driving circuit as claimed in
4. The capacitive load driving circuit as claimed in
5. The capacitive load driving circuit as claimed in
7. The capacitive load driving circuit as claimed in
8. The capacitive load driving circuit as claimed in
9. The capacitive load driving circuit as claimed in
11. The capacitive load driving circuit as claimed in
12. The capacitive load driving circuit as claimed in
13. The capacitive load driving circuit as claimed in
14. The capacitive load driving circuit as claimed in
16. The capacitive load driving circuit as claimed in
17. The capacitive load driving circuit as claimed in
18. The capacitive load driving circuit as claimed in
20. The capacitive load driving circuit as claimed in
21. The capacitive load driving circuit as claimed in
22. The capacitive load driving circuit as claimed in
24. The capacitive load driving circuit as claimed in
25. The capacitive load driving circuit as claimed in
26. The capacitive load driving circuit as claimed in
27. The capacitive load driving circuit as claimed in
29. The capacitive load driving circuit as claimed in
31. The capacitive load driving circuit as claimed in
said capacitive load driving circuit further comprises third and fourth capacitive load driving circuits;
a third output switch device in said third capacitive load driving circuit is connected to said capacitive load via a first coil; and
a fourth output switch device in said fourth capacitive load driving circuit is connected to said capacitive load via a second coil.
32. The capacitive load driving circuit as claimed in
said power supply line is a sustain power supply line of a plasma display apparatus.
34. The capacitive load driving circuit as claimed in
35. The capacitive load driving circuit as claimed in
36. The capacitive load driving circuit as claimed in
39. The capacitive load driving circuit as claimed in
said capacitive road driving circuit further comprises a third and a fourth capacitive load driving circuit;
a third output switch device in said third capacitive load driving circuit is connected to said capacitive load via a first coil; and
a fourth output switch device in said fourth capacitive load driving circuit is connected to said capacitive load via a second coil.
40. The capacitive load driving circuit as claimed in
41. A plasma display apparatus, comprising:
a plurality of X electrodes;
a plurality of Y electrodes which are arranged substantially parallel to said plurality of X electrodes, and which produce a discharge between said plurality of Y electrodes and said plurality of X electrodes;
an X-electrode driving circuit which applies a discharge voltage to said plurality of X electrodes; and
a Y-electrode driving circuit which applies a discharge voltage to said plurality of Y electrodes, and wherein said X-electrode driving circuit or said Y-electrode driving circuit is constructed using a capacitive load driving circuit as recited in any one of
42. A plasma display apparatus, comprising:
a plurality of X electrodes;
a plurality of Y electrodes which are arranged substantially parallel to said plurality of X electrodes, and which produce a discharge between said plurality of Y electrodes and said plurality of X electrodes;
an X-electrode driving circuit which applies a discharge voltage to said plurality of X electrodes; and
a Y-electrode driving circuit which applies a discharge voltage to said plurality of Y electrodes, and wherein said X-electrode driving circuit or said Y-electrode driving circuit is constructed using a capacitive load driving circuit as recited in any one of
|
This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2003-106839, filed on Apr. 10, 2003, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a capacitive load driving circuit and a plasma display apparatus and, more particularly, to a capacitive load driving circuit for driving capacitive loads such as pixels in plasma display panels (PDPs), and also to a plasma display apparatus.
2. Description of the Related Art
In recent years, plasma display apparatuses have been commercially implemented as thin display apparatuses. In a capacitive load driving circuit for driving capacitive loads such as pixels in a plasma display panels, if a delay time is adjusted by a delay circuit, variations may be caused in the pulse width of sustain pulses. For example, if the pulse width of the sustain pulses increases, a reduction in time margin, the occurrence of an abnormal current, etc. may result.
On the other hand, if the pulse width of sustain pulses decreases, noise may be superimposed on the rising and falling waveforms of a sustain voltage, reducing the operating margin of the plasma display apparatus and resulting in the occurrence of screen flicker.
It is therefore desired to provide a capacitive load driving circuit that can supply a proper output voltage to each capacitive load by reducing the variation in output pulse width that occurs when a delay time is adjusted by a delay circuit. It is also desired to provide a plasma display apparatus that can supply a plasma display panel with a drive voltage free from such problems as the reduction of time margin, the occurrence of abnormal current, the superimposition of noise, etc.
The prior art and its associated problem will be described in detail, later, with reference to the relevant drawings.
An object of the present invention is to provide a capacitive load driving circuit that can supply a proper output voltage to each capacitive load by reducing the variation in output signal pulse width that occurs when a delay time is adjusted by a delay circuit. Another object of the invention is to provide a plasma display apparatus that can supply a plasma display panel with a drive voltage free from such problems as the reduction of time margin, the occurrence of abnormal current, the superimposition of noise, etc.
According to the present invention, there is provided a capacitive load driving circuit comprising an input terminal; a front-edge delay circuit for delaying a front edge of an input signal input via the input terminal; a back-edge delay circuit for delaying a back edge of the input signal; an amplifying circuit for amplifying a drive control signal obtained through the front-edge delay circuit and the back-edge delay circuit; and an output switch device which is driven by the amplifying circuit.
Further, according to the present invention, there is provided a plasma display apparatus comprising a plurality of X electrodes; a plurality of Y electrodes which are arranged substantially parallel to the plurality of X electrodes, and which produce a discharge between the plurality of Y electrodes and the plurality of X electrodes; an X-electrode driving circuit which applies a discharge voltage to the plurality of X electrodes; and a Y-electrode driving circuit which applies a discharge voltage to the plurality of Y electrodes, and wherein the X-electrode driving circuit or the Y-electrode driving circuit is constructed using a capacitive load driving circuit, wherein the capacitive load driving circuit comprises an input terminal; a front-edge delay circuit for delaying a front edge of an input signal input via the input terminal; a back-edge delay circuit for delaying a back edge of the input signal; an amplifying circuit for amplifying a drive control signal obtained through the front-edge delay circuit and the back-edge delay circuit; and an output switch device which is driven by the amplifying circuit.
The front-edge delay circuit may be a rising edge delay circuit for delaying a rising edge of the input signal; and the back-edge delay circuit may be a falling edge delay circuit for delaying a falling edge of the input signal. The input signal may be a positive polarity pulse signal.
The front-edge delay circuit may be a falling edge delay circuit for delaying a falling edge of the input signal; and the back-edge delay circuit may be a rising edge delay circuit for delaying a rising edge of the input signal. The input signal may be a negative polarity pulse signal.
The rising edge delay circuit may comprise a capacitive element and a parallel circuit of a resistive element and a switch element and, wherein when the input signal rises, the capacitive element may be charged through the resistive element and, when the input signal falls, the capacitive element may be discharged through the switch element. The switch element in the rising edge delay circuit may be a diode. The delay time of the rising edge delay circuit may be adjusted by varying the resistance value of the resistive element. The delay time of the rising edge delay circuit may be adjusted by varying the capacitance value of the capacitive element.
The falling edge delay circuit may comprise a capacitive element and a parallel circuit of a resistive element and a switch element and, wherein when the input signal falls, the capacitive element may be charged through the resistive element and, when the input signal rises, the capacitive element may be discharged through the switch element. The switch element in the falling edge delay circuit may be a diode. The delay time of the falling edge delay circuit may be adjusted by varying the resistance value of the resistive element. The delay time of the falling edge delay circuit may be adjusted by varying the capacitance value of the capacitive element.
The front-edge delay circuit may be a first monostable multivibrator which is triggered by the front edge of the input signal; and the back-edge delay circuit may be a second monostable multivibrator which is triggered by the back edge of the input signal, and wherein the drive control signal may be generated by combining an output signal of the first monostable multivibrator with an output of the second monostable multivibrator.
The front-edge delay circuit may comprise a first capacitive element and a first series circuit having a first resistive element and a first switch element; and the back-edge delay circuit may comprise a second capacitive element and a second series circuit having a second resistive element and a second switch element and, wherein the first series circuit and the second series circuit may be connected in parallel. The first capacitive element and the second capacitive element may be together constructed as one common capacitive element. The delay time of the front edge of the input signal may be adjusted by varying the resistance value of the first resistive element, and delay time of the back edge of the input signal may be adjusted by varying the resistance value of the second resistive element. The first switch element and the second switch element may be diodes.
The front-edge delay circuit may comprise a first resistive element and a first capacitive element; and the back-edge delay circuit may comprise a second capacitive element and a series circuit having a second resistive element and a switch element and, wherein the first resistive element and the series circuit may be connected in parallel. The first capacitive element and the second capacitive element may be together constructed as one common capacitive element. The delay time of the front edge of the input signal may be adjusted by varying the resistance value of the first resistive element, and delay time of the back edge of the input signal may be adjusted by varying the resistance value of the second resistive element. The delay time of the front edge of the input signal may be adjusted by varying the resistance value of the first resistive element, and thereafter, delay time of the back edge of the input signal may be adjusted by varying the resistance value of the second resistive element. The switch element may be a diode.
The front-edge delay circuit may comprise a first counter which starts to count a clock signal from the front edge of the input signal; and the back-edge delay circuit may comprise a second counter which starts to count the clock signal from the back edge of the input signal, and wherein the delay time of the front edge may be adjusted by varying a count value of the first counter, and delay time of the back edge may be adjusted by varying a count value of the second counter. The first counter and the second counter may be formed on the same semiconductor integrated circuit.
According to the present invention, there is also provided a capacitive load driving circuit comprising an input terminal; a front-edge delay circuit for delaying a front edge of an input signal input via the input terminal; a pulse width adjusting circuit for generating a drive control signal having a prescribed pulse width from a delayed signal obtained through the front-edge delay circuit; an amplifying circuit for amplifying the drive control signal; and an output switch device which is driven by the amplifying circuit.
In addition, according to the present invention, there is provided a plasma display apparatus comprising a plurality of X electrodes; a plurality of Y electrodes which are arranged substantially parallel to the plurality of X electrodes, and which produce a discharge between the plurality of Y electrodes and the plurality of X electrodes; an X-electrode driving circuit which applies a discharge voltage to the plurality of X electrodes; and a Y-electrode driving circuit which applies a discharge voltage to the plurality of Y electrodes, and wherein the X-electrode driving circuit or the Y-electrode driving circuit is constructed using a capacitive load driving circuit, wherein the capacitive load driving circuit comprises an input terminal; a front-edge delay circuit for delaying a front edge of an input signal input via the input terminal; a pulse width adjusting circuit for generating a drive control signal having a prescribed pulse width from a delayed signal obtained through the front-edge delay circuit; an amplifying circuit for amplifying the drive control signal; and an output switch device which is driven by the amplifying circuit.
The front-edge delay circuit may comprise a resistive element and a capacitive element; and the pulse width adjusting circuit may be a monostable multivibrator. The delay time of the input signal may be adjusted by varying the resistance value of the resistive element in the front-edge delay circuit. The delay time of the input signal may be adjusted by varying the capacitance value of the capacitive element in the front-edge delay circuit. The pulse width of the drive control signal may be adjusted by varying a time constant and the like of the monostable multivibrator.
The front-edge delay circuit may be a first counter for counting a clock signal; and the pulse width adjusting circuit may be a second counter for counting the clock signal, and wherein the delay time of the input signal may be adjusted by varying a count value of the first counter, and the pulse width of the drive control signal may be adjusted by varying a count value of the second counter.
The front-edge delay circuit may be a rising edge delay circuit for delaying a rising edge of the input signal; and the pulse width adjusting circuit may be a monostable multivibrator. The input signal may be a positive polarity pulse signal. The front-edge delay circuit may be a falling edge delay circuit for delaying a falling edge of the input signal; and the pulse width adjusting circuit may be a monostable multivibrator. The input signal may be a negative polarity pulse signal.
The capacitive load driving circuit may comprise a first and a second capacitive load driving circuit; a first output switch device in the first capacitive load driving circuit may be connected between a power line and a capacitive load; and a second output switch device in the second capacitive load driving circuit may be connected between the capacitive load and a reference voltage. The capacitive load driving circuit may further comprise a third and a fourth capacitive load driving circuit; a third output switch device in the third capacitive load driving circuit may be connected to the capacitive load via a first coil; and a fourth output switch device in the fourth capacitive load driving circuit may be connected to the capacitive load via a second coil. The power supply line may be a sustain power supply line of a plasma display apparatus.
The present invention will be more clearly understood from the description of the preferred embodiments as set forth below with reference to the accompanying drawings, wherein:
Before describing in detail the preferred embodiments of a capacitive load driving circuit and a plasma display apparatus according to the present invention, capacitive load driving circuits and plasma display apparatuses according to the prior art and their associated problems will be described below with reference to
In recent years, the plasma display panel has been commercially implemented as a display panel that will supersede the traditional CRT, because of its excellent visibility as a self-emitting display, its thin construction, and its ability to provide a large-screen, fast-response display.
As shown in
The Y electrodes 12 are connected to the scan driver 14. The scan driver 14 includes switches 16 the number of which is equal to the number of Y electrodes, and drives the switches 16 in such a manner that, in an address period, scan pulses from a scan signal generating circuit 15 are applied in sequence and, in a sustain-discharge period, sustain pulses from a Y sustain circuit 19 are applied simultaneously. The X electrodes 11 are connected in common to an X sustain circuit 18, and the address electrodes 13 are connected to an address driver 17. An image signal processing circuit 21 supplies an image signal to the address circuit 17 after converting it into a form that can be handled within the plasma display apparatus. A drive control circuit 20 generates and supplies signals for controlling the various parts of the plasma display apparatus.
The plasma display apparatus displays a screen by refreshing the screen every predetermined period, and one display period is called one field. To achieve grayscale display, one field is further divided into a plurality of subfields, and the display is produced by combining the subfields for light emission for each display cell. Each subfield consists of a reset period in which all the display cells are initialized, an address period in which all the display cells are set to the states corresponding to the image to be displayed, and a sustain-discharge (sustain) period in which each display cell is caused to emit light according to the thus set state. During the sustain-discharge period, sustain pulses are applied to the X electrodes and Y electrodes in alternating fashion, causing the sustain-discharge to occur in the display cells that have been set in the address period to emit light, and thus maintaining the emission of light from the cells for display.
In the plasma display apparatus, a voltage of a maximum of about 200 V must to be applied, in the form of high frequency pulses, to the electrodes during the sustain-discharge period; in particular, in the case of a grayscale display using the subfield display scheme, the pulse width is several microseconds. Since the plasma display apparatus is driven by such a high-voltage, high-frequency signal, the power consumption of the plasma display apparatus is generally large, and it is desired to reduce the power consumption.
As shown in
The Y electrodes are connected to the scan driver 14. The scan driver 14 includes switches 16, which are driven so that, in an address period, scan pulses are applied in sequence and, in a sustain-discharge period, the odd-numbered Y electrodes 12-O are connected to a first Y sustain circuit 19-O and the even-numbered Y electrodes 12-E to a second Y sustain circuit 19-E. At this time, the odd-numbered X electrodes 11-O are connected to a first X sustain circuit 18-O and the even-numbered X electrodes 11-E to a second X sustain circuit 18-E. The address electrodes 13 are connected to the address driver 17. The image signal processing circuit 21 and the drive control circuit 20 perform the same operation as previously described with reference to
In the prior art, there is proposed a plasma display apparatus that includes a sustain circuit designed so as to eliminate variations in the rise/fall timing, and the shape, of sustain pulses, thereby reducing power consumption while preventing a malfunction (for example, Japanese Unexamined Patent Publication No. 2001-282181).
First, the sustain circuit without the power recovery circuit comprises switch devices (sustain output devices: n-channel MOS transistors) 31 and 33, amplifying circuits (drive circuits) 32 and 34, and delay circuits (front-edge delay circuits) 51 and 52, while the power recovery circuit comprises switch devices 37 and 40, amplifying circuits 38 and 41, and delay circuits (front-edge delay circuits) 54 and 53.
The input signals V1 and V2 are input to the amplifying circuits 32 and 34 via the respective delay circuits 51 and 52, and the signals VG1 and VG2 output from the respective amplifying circuits 32 and 34 are supplied to the gates of the respective switch devices 31 and 33. Here, when the input signal V1 is at a high level “H”, the switch device 31 turns on, and a high level “H” signal is applied to the electrode (X electrode or Y electrode). At this time, the input signal V2 is at a low level “L”, and hence, the switch device 33 is OFF. At the same time that the input signal V1 goes to the low level “L”, causing the switch device 31 to turn off, the input signal V2 goes to the high level “H”, causing the switch device 33 to turn on, and ground level potential is thus applied to the electrode.
On the other hand, when applying a sustain pulse in the sustain circuit having the power recovery circuit, before the input signal V1 goes to the high level “H” the input signal V2 goes to the low level “L” thus causing the switch device 33 to turn off, after which the input signal V3 goes to the high level “H” and the switch device 40 turns on, forming a resonant circuit by a capacitor 39, diode 42, inductance 43, and capacitor Cp, and the power stored in the capacitor 39 is supplied to the electrode, causing the potential of the electrode to rise. Immediately before the rise of the electrode potential ends, the input signal V3 goes to the low level “L”, causing the switch device 40 to turn off, and at the same time, the input signal V1 goes to the high level “H”, causing the switch device 31 to turn on, and thus holding the electrode potential fixed at Vs.
When ending the application of the sustain pulse, first the input signal V1 goes to the low level “L” thus causing the switch device 31 to turn off, after which the input signal V4 goes to the high level “H” and the switch device 37 turns on, forming a resonant circuit by the capacitor 39, the diode 36, the inductance 35 and the capacitor Cp, and the charge stored in the capacitor Cp is supplied to the capacitor 39, thus causing the voltage at the capacitor 39 to rise. In this way, the power stored in the capacitor Cp by the sustain pulse applied to the electrode is recovered and stored in the capacitor 39. Immediately before the fall of the electrode potential ends, the input signal V4 goes to the low level “L”, causing the switch device 37 to turn off and, at the same time, the input signal V2 goes to the high level “H”, causing the switch device 33 to turn on, thus holding the electrode potential fixed to ground. In the sustain-discharge period, the above operation is repeated as many times as there are sustain pulses. With the above configuration, power consumption associated with the sustain discharge can be reduced.
As shown in
It thus becomes possible to supply sustain pulses of correct timing to the plasma display panel, while suppressing an increase in power consumption caused by variations in the delay times of the amplifying circuits.
In a driving apparatus for an AC PDP, if the power recovery circuit fails to operate properly, output loss in the driving apparatus increases, increasing the amount of heat generated by each component forming the driving apparatus; to address this, there is proposed in the prior art a plasma display apparatus wherein provisions are made to be able to prevent the occurrence of damage, such as device breakdown, when the power recovery circuit fails to operate properly, without having to construct the driving apparatus by using high-breakdown voltage components (for example, Japanese Unexamined Patent Publication No. 2002-215087).
First, when the threshold voltage Vth of the amplifying circuit 32 is Vth=Vth1=Vcc/2 where Vcc is the high level “H” voltage of the input signal Vin, the delay time T1 of the front edge (rising edge) through the variable resistor R and capacitor C is equal to the delay time T2 of the back edge (falling edge). Accordingly, the pulse width Twin of the input signal is equal to the pulse width Two of the output signal Vo of the amplifying circuit 32. Even when the delay time T1 is increased by increasing the resistance value of the variable resistor R in the delay circuit 51, the pulse width Two remains constant (see
Next, when the threshold voltage Vth is Vth=Vth2<Vcc/2, the output waveform is as shown by a dashed line in
As a result, as shown in
Furthermore, as shown in
When the threshold voltage Vth is vth=Vth3>Vcc/2, the output waveform is as shown by a one-dotted-dash line in
As shown in
On the other hand, when the pulse widths of the signals VG3 and VG4 are reduced, there arises the possibility that the switch devices 37 and 40, respectively, may be forced off if the signals VG3 and VG4 rise when the respective switch devices 37 and 40 are conducting. If the switch devices 37 and 40 are forced off, the power loss of the switch devices 37 and 40 may increase, or noise may be superimposed on the rising waveform and falling waveform of the sustain voltage Vout shown in
If noise occurs due to the high impedance state, or noise is superimposed on the rising waveform and falling waveform of the sustain voltage, the operating margin in the plasma display apparatus decreases, resulting in the occurrence of screen flicker.
In the above description, the delay time of the amplifying circuit has been assumed to be zero, but actually, a delay time also occurs in the amplifying circuit, and the delay time varies due to such factors as variations in the parts of the amplifying circuit. The four delay circuits (51, 52, 53, and 54) shown in
Below, embodiments of a capacitive load driving circuit and a plasma display apparatus according to the present invention will be described in detail with reference to the accompanying drawings. It will be appreciated that the display apparatus and its driving method according to the present invention are not limited in application to plasma display apparatuses employing the ALIS method, but can be applied extensively to plasma display apparatuses employing various other methods.
As is apparent from a comparison between
As shown in
The capacitive load driving circuit of the first embodiment further comprises the front-edge delay circuits 63 and 64 for delaying the front edges of the respective input signals V3 and V4, the back-edge delay circuits 73 and 74 for delaying the back edges of the respective input signals V3 and V4, the amplifying circuits 41 and 38 for amplifying the drive control signals obtained through the respective front-edge delay circuits 63 and 64 and back-edge delay circuits 73 and 74, and the power recovery circuit which includes the switch devices 40 and 37 driven by the respective amplifying circuits 41 and 38, the diodes 36 and 42, the inductances 35 and 43, and the capacitor 39, as described with reference to
As is apparent from a comparison between
As is apparent from a comparison between
As shown in
In the capacitive load driving circuit of the fourth embodiment shown in
The output signal of the rising edge delay circuit 611 is supplied to the falling edge delay circuit 711 where the falling edge of the output signal (input signal V1: Vin) of the rising edge delay circuit 611 is delayed by an integrating circuit comprising the variable resistor 201 and capacitor 202. Here, when the output signal of the rising edge delay circuit 611 rises, the capacitor 202 is discharged through the diode 203. The falling edge delay circuit 711 thus acts to delay the falling edge of the output signal of the rising edge delay circuit 611, and can adjust the delay time of only the falling edge independently by varying the resistance value of the variable resistor 201. The output signal of the falling edge delay circuit 711 is supplied to the amplifying circuit 32 which drives the switch device 31.
As described above, according to the capacitive load driving circuit of the fourth embodiment, the rising edge and the falling edge of the input signal Vin (V1 to V4) can be adjusted independently of each other and, as a result, a proper output voltage can be supplied to the capacitive load by reducing the variation of the output signal pulse width.
As is apparent from a comparison between
As shown in
An output signal (/Q output) Vm1 from the first monostable multivibrator 107 and an output signal (/Q output) Vm2 from the second monostable multivibrator 207 are supplied to the set terminal S and the reset terminal R, respectively, of the S-R flip-flop 913 which produces an output signal Vo such as shown in
Further, as shown in
In this way, in the capacitive load driving circuit of the sixth embodiment, the rising edge of the output signal Vo is formed by delaying the rising edge of the input signal Vin, and the falling edge of the output signal Vo is formed by delaying the falling edge of the input signal Vin. The delay time of the rising edge can be adjusted by varying the resistance value of the variable resistor 105, while the delay time of the falling edge can be adjusted by varying the resistance value of the variable resistor 205. Alternatively, the capacitors 106 and 206 may be constructed from variable capacitors, and the delay times may be adjusted by varying their capacitance values instead of, or in addition to, varying the resistance values of the variable resistors 105 and 205.
As described above, according to the first to sixth embodiments of the capacitive load driving circuit of the present invention, the delay time of the front edge (rising edge or falling edge) of the input signal and the delay time of the back edge (falling edge or rising edge) can be set independently of each other, and this serves to reduce the variation in output pulse width (variation in the pulse width of the drive pulse to be supplied to the switch device) that usually occurs when the delay time of the front edge is varied. As a result, a proper output voltage can be supplied to each capacitive load and, when the capacitive load driving circuit is applied to the plasma display apparatus, drive voltages free from such problems as reduced time margin, occurrence of abnormal current, superimposition of noise, etc., can be supplied to the plasma display panel.
As shown in
As shown in
As shown in
As described above, according to the seventh to ninth embodiments of the capacitive load driving circuit of the present invention, the delay time of the front edge (rising edge or falling edge) of the input signal and the pulse width of the output signal can be set independently of each other, and this serves to reduce the variation in output pulse width that usually occurs when the delay time of the front edge is varied. As a result, a proper output voltage can be supplied to each capacitive load and, when the capacitive load driving circuit is applied to the plasma display apparatus, drive voltages free from such problems as reduced time margin, occurrence of abnormal current, superimposition of noise, etc., can be supplied to the plasma display panel.
As is apparent from a comparison between
That is, as shown in
As shown in
As is apparent from a comparison between
Accordingly, in the capacitive load driving circuit of the 12th embodiment, the delay time of the rising edge and the delay time of the falling edge can be adjusted properly, first by adjusting the delay time of the rising edge by varying the resistance value of the variable resistor 311 in the front-edge delay circuit 651, and then by adjusting the delay time of the falling edge by varying the resistance value of the variable resistor 312 in the back-edge delay circuit 751.
As is apparent from a comparison between
Accordingly, in the capacitive load driving circuit of the 13th embodiment, the delay time of the falling edge and the delay time of the rising edge can be adjusted properly, first by adjusting the delay time of the falling edge by varying the resistance value of the variable resistor 311 in the front-edge delay circuit 651, and then by adjusting the delay time of the rising edge by varying the resistance value of the variable resistor 312 in the back-edge delay circuit 751.
As shown in
More specifically, the front-edge delay circuits (counters 61 to 64) are supplied with the respective control signals (count numbers) Cont11 to Cont14 for adjusting the front edge delay times (T1) of the respective input signals (V1 to V4), while the pulse width adjusting circuits (counters 91 to 94) are supplied with the respective control signals (count numbers) Cont21 to Cont24 for adjusting the pulse widths (Two) of the respective output signals. That is, according to the 14th embodiment, the delay times of the front edges and the pulse widths of the respective output signals can be adjusted easily and independently of each other by the signals (Cont11 to Cont14 and Cont21 to Cont24) supplied to the respective counters (61 to 64 and 91 to 94).
The above embodiments have only shown examples of the front-edge delay circuit, the back-edge delay circuit, the pulse width adjusting circuit, etc., and it will be appreciated that various modifications can be made to these circuits.
In this way, each of the above embodiments of the capacitive load driving circuit, when applied as the sustain circuit in the plasma display apparatus such as described with reference to
As described in detail above, according to the present invention, it becomes possible to provide a capacitive load driving circuit that is configured to supply a proper output voltage to each capacitive load by reducing the variation in output signal pulse width that occurs in such cases as when delay time is adjusted by a delay circuit. Furthermore, according to the present invention, it becomes possible to achieve a plasma display apparatus that can supply a plasma display panel with a drive voltage free from such problems as the reduction of time margin and the occurrence of abnormal current and noise.
Many different embodiments of the present invention may be constructed without departing from the spirit and scope of the present invention, and it should be understood that the present invention is not limited to the specific embodiments described in this specification, except as defined in the appended claims.
Onozawa, Makoto, Koizumi, Haruo, Okada, Yoshinori
Patent | Priority | Assignee | Title |
7183815, | Feb 01 2001 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Drive apparatus for CCD image sensor |
7211963, | May 18 2004 | Fujitsu Hitachi Plasma Display Limited | Capacitive load driving circuit for driving capacitive loads such as pixels in plasma display panel, and plasma display apparatus |
7461281, | Nov 29 2005 | Seiko Epson Corporation | Capacitive load driving circuit, electrostatic transducer, method of setting circuit constant, ultrasonic speaker, display device, and directional acoustic system |
8013824, | Sep 21 2006 | SAMSUNG DISPLAY CO , LTD | Sequence control unit, driving method thereof, and liquid crystal display device having the same |
Patent | Priority | Assignee | Title |
5311169, | Jun 07 1988 | Sharp Kabushiki Kaisha | Method and apparatus for driving capacitive display device |
5471171, | Oct 09 1990 | Kabushiki Kaisha Toshiba | Amplifier device capable of realizing high slew rate with low power consumption |
5541542, | Jan 22 1992 | Dai Nippon Printing Co., Ltd. | Halftone image device and its driving circuit |
6329980, | Mar 31 1997 | SANYO ELECTRIC CO , LTD | Driving circuit for display device |
20010005188, | |||
20010055258, | |||
20020054001, | |||
20020075746, | |||
20020097203, | |||
EP1139323, | |||
JP2001282181, | |||
JP2001358570, | |||
JP2002215087, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 20 2003 | ONOZAWA, MAKOTO | Fujitsu Hitachi Plasma Display Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014904 | /0939 | |
Nov 20 2003 | OKADA, YOSHINORI | Fujitsu Hitachi Plasma Display Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014904 | /0939 | |
Nov 20 2003 | KOIZUMI, HARUO | Fujitsu Hitachi Plasma Display Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014904 | /0939 | |
Jan 20 2004 | Fujitsu Hitachi Plasma Display Limited | (assignment on the face of the patent) | / | |||
Apr 01 2008 | Fujitsu Hitachi Plasma Display Limited | HTACHI PLASMA DISPLAY LIMITED | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 027801 | /0600 | |
Feb 24 2012 | Hitachi Plasma Display Limited | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027801 | /0918 |
Date | Maintenance Fee Events |
Aug 19 2009 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 01 2013 | REM: Maintenance Fee Reminder Mailed. |
Mar 21 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Mar 21 2009 | 4 years fee payment window open |
Sep 21 2009 | 6 months grace period start (w surcharge) |
Mar 21 2010 | patent expiry (for year 4) |
Mar 21 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 21 2013 | 8 years fee payment window open |
Sep 21 2013 | 6 months grace period start (w surcharge) |
Mar 21 2014 | patent expiry (for year 8) |
Mar 21 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 21 2017 | 12 years fee payment window open |
Sep 21 2017 | 6 months grace period start (w surcharge) |
Mar 21 2018 | patent expiry (for year 12) |
Mar 21 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |