An apparatus is provided, which includes a memory interface circuit, a clock signal generating circuit, and a plurality of memory circuits. The memory circuits are operatively coupled and arranged in an order on a plurality of memory modules, such that the memory module positioned at the beginning of the order is coupled to an output of the clock signal generating circuit and the memory interface circuit. The memory module that is positioned at the end of the order is unique in that it includes a clock signal terminating circuit connected to the last memory integrated circuit. With this configuration, a clock loop is formed by directly routing the clock signal from the output of the clock signal generating circuit through each of the memory modules in the order (without connecting to any of the intervening memory integrated circuits) to the memory integrated circuit positioned at the end of the order. Then, the clock signal is asserted on the previous memory modules by routing it back through the memory integrated circuits thereon, in reverse order to the memory integrated circuit positioned at the beginning of the order and from there to the memory interface circuit. To complete the clock loop, the clock signal is again asserted by routing it from the memory interface circuit back through the memory integrated circuits in order to the memory integrated circuit positioned at the end of the order. Finally, the clock signal is terminated at the clock signal terminating circuit on the memory module positioned at the end of the order.
|
7. A method for routing a clock signal in a device capable of supporting multiple memory modules, the method comprising:
generating a clock signal;
directly passing the clock signal to a terminating memory module;
configuring the terminating memory module to provide the clock signal to at least one memory integrated circuit provided on the terminating memory module; then
routing the clock signal from the terminating memory module to a memory interface circuit and then from the memory interface circuit back to the terminating memory module; and then
terminating the clock signal at the terminating memory module.
12. An arrangement comprising:
a circuit board comprising:
a memory interface circuit;
a timing signal generating circuit that generates a timing signal;
a first connector that is capable of receiving a memory circuit module; and
a second connector that is capable of receiving a memory circuit module; and
clock routing circuitry comprising:
a first conducting path that couples the timing signal generating circuit to the first connector and the second connector; and
a second conducting path that couples the memory interface circuit to the first connector and the second connector;
wherein the arrangement is configured to propagate the timing signal in an unasserted condition via the first conducting path and to propagate the timing signal in an asserted condition as part of a clock loop via the second conducting path.
8. A removable non-terminating module suitable for use with a system circuit board having at least one timing signal generating circuit and at least one memory interface circuit and configured to operatively couple to the removable non-terminating module, the removable non-terminating module comprising:
a circuit board having a connector interface coupled to a plurality of conductive traces; the plurality of conductive traces including at least a first conductive trace, a second conductive trace, and a third conductive trace that are configurable to form different portions of a timing circuit, the timing circuit including a timing signal output by the at least one timing signal generating circuit; and
at least one integrated circuit that includes memory circuitry mounted on the circuit board and operatively coupled to at least the second conductive trace and the third conductive trace;
wherein the circuit board receives the timing signal in an unasserted condition via the first conductive trace and receives the timing signal in an asserted condition as part of a clock loop via the second conductive trace and the third conductive trace.
5. An apparatus comprising:
a circuit board;
at least one clock generating circuit mounted on the circuit board;
a first connector, a second connector and a third connector mounted on the circuit board
a first conductor connecting an output node of the clock generating circuit with the first connector;
a first non-terminating memory circuit card operatively arranged in the first connector and configured to receive a timing signal as output by the clock generating circuit and provided via the first conductor and first connector;
a second conductor connecting the first connector with the second connector;
a second non-terminating memory circuit card operatively arranged in the second connector and configured to receive the timing signal from the first non-terminating memory circuit card via the second conductor and second connector
a third conductor connecting the second connector with the third connector;
a terminating memory card operatively arranged in the third connector and configured to receive the timing signal from the second non-terminating memory circuit card via the second connector, the third conductor, and the third connector.
3. An apparatus comprising:
a circuit board;
at least one clock generating circuit mounted on the circuit board;
a first connector, a second connector and a third connector mounted on the circuit board
a first conductor connecting an output node of the clock generating circuit with the first connector;
a first non-terminating memory circuit card operatively arranged in the first connector and configured to receive a timing signal as output by the clock generating circuit and provided via the first conductor and first connector;
a second non-terminating memory circuit card operatively arranged in the second connector
a flexible conductor coupled between the first and second non-terminating memory circuit cards and configured to carry the timing signal from the first non-terminating memory card to the second non-terminating memory card;
a second conductor connecting the second connector with the third connector;
a terminating memory card operatively arranged in the third connector and configured to receive the timing signal from the second non-terminating memory circuit card via the second connector, the second conductors, and the third connector.
1. An apparatus comprising:
a memory interface circuit;
a clock signal generating circuit;
a plurality of memory modules, each having memory circuitry thereon, the memory modules being operatively coupled and arranged in an order, wherein the memory module positioned at the beginning of the order is coupled to an output of the clock signal generating circuit and the memory interface circuit, and the memory module positioned at the end of the order includes a clock signal terminating circuit, and
wherein a clock loop is formed by initially directly routing a clock signal from the output of the clock signal generating circuit through each of the memory modules in the order to the memory module positioned at the end of the order without asserting the clock signal on the memory circuitry, then routing and asserting the clock signal back through the memory modules and the memory circuitry thereon in reverse order to the memory module positioned at the beginning of the order and from there to the memory interface circuit, then routing and asserting the clock signal from the memory interface circuit back through the memory modules and memory circuitry thereon in order to the memory module positioned at the end of the order, and then terminating the clock signal at the clock signal terminating circuit.
2. The apparatus as recited in
4. The apparatus as recited in
6. The apparatus as recited in
9. The memory device as recited in
10. The memory device as recited in
11. The memory device as recited in
13. The arrangement as recited in
14. The arrangement as recited in
15. The arrangement as recited in
16. The arrangement as recited in
the circuit board further comprises:
a third connector that is capable of receiving a memory circuit module;
wherein the first conducting path further couples the timing signal generating circuit to the third connector, and the second conducting path further couples the memory interface circuit to the third connector.
17. The arrangement as recited in
a non-terminating memory circuit module located in the first connector, the non-terminating memory circuit module comprising:
at least one memory integrated circuit; and
a plurality of conducting traces, including a first conducting trace and a second conducting trace;
wherein the first conducting trace and the second conducting trace extend the second conducting path from the first connector to the at least one memory integrated circuit.
18. The arrangement as recited in
a terminating memory circuit module located in the first connector, the terminating memory circuit module comprising:
at least one memory integrated circuit;
a terminator circuit that is adapted to terminate the timing signal; and
a plurality of conducting traces; the plurality of conducting traces including a first conducting trace, a second conducting trace, and a third conducting trace;
wherein the first conducting trace and the second conducting trace extend the second conducting path from the first connector to the at least one memory integrated circuit; and wherein the third conducting trace extends the first conducting path from the first connector to the at least one memory integrated circuit.
19. The arrangement as recited in
the plurality of conducting traces of the terminating memory circuit module further include a fourth conducting trace that couples the at least one memory integrated circuit to the terminator circuit; and
the fourth conducting trace extends the second conducting path to the terminator circuit, which terminates the clock loop of the second conducting path.
|
This U.S. Non-Provisional Patent Application is a divisional application of U.S. patent application Ser. No. 09/817,828, filed on 26 Mar. 2001 (now issued U.S. Pat. No. 6,590,781), which is a continuation-in-part (CIP) application of a U.S. patent application Ser. No. 09/568,424, filed on 10 May 2000 (now issued U.S. Pat. No. 6,545,875) and entitled “Multiple Channel Modules And Bus Systems Using Same”, and which is incorporated herein by reference.
The present invention is directed to bus systems, more particularly to improved methods and arrangements for providing clock signals in multiple channel modules and bus systems.
Conventional bus systems are typically implemented in single channel architectures. While conventional bus systems have been implemented using modules, the modules in such systems have merely been arranged in a serial relationship on a motherboard. For example, consider the bus system shown in FIG. 1. This bus system is characterized by a master 11 mounted on a motherboard 10. A number of connectors 13 are also mounted on motherboard 10. Each connector 13 is adapted to receive a module 14 comprising one or more integrated circuits 15. Thus, by means of a connector 13, a module 14 is mechanically mounted and electrically connected within the bus system.
One or more bus(es) 16 forms the communications channel between master 11 and a termination resistor 12. Bus 16 typically comprises a number of signals lines communicating control information, address information, and/or data. The signal lines forming bus 16 traverse the motherboard and/or the modules to electrically connect the integrated circuits 15 to master 11.
There are numerous problems associated with such conventional bus systems. For example, the serial arrangement of the connectors and associated modules creates a relatively lengthy communications channel. Since there are many factors limiting the maximum practical length of a communications channel, channel length should, wherever reasonably possible, be minimized.
Conventional bus systems are also characterized by numerous electrical connection points between the connectors and the bus portions traversing the motherboard, between the modules and the connectors, and between the integrated circuits and the bus portion traversing the modules. Improperly matched electrical connections often produce impedance discontinuities that tend to degrade signal transmission characteristics on the bus. Accordingly, the number of impedance discontinuities associated with the bus connections should be minimized.
Such conventional bus systems present a very static architecture, which may not lend itself to the efficient utilization of available space within a larger system. For example, a maximum, pre-set number of connectors is typically provided within the conventional bus system, regardless of the actual number of modules initially contemplated for the bus system. Upgrading the bus system to include additional modules requires that a sufficient number of connectors be provided up to the maximum length (or capacity) of the channel. Typically, empty connectors are filled with dummy modules until they are needed. Absent these spare connectors, upgrading the bus system to include an additional module would require that the motherboard be replaced.
The static architecture of the conventional bus system provides a “one size fits all” approach to larger systems incorporating the bus system. The serial arrangement of connectors and modules on a motherboard may produce an undesirably large footprint within the larger system. Further, this configuration does not lend itself to irregular or crowded spaces within the larger system.
Of further concern is the routing of clock signals. High-speed clock signals require special treatment, in that they are particularly susceptible to reflections based on discontinuities in the clock loop circuit. Thus, there is a need for improved clock routing schemes that can support, not only static architectures, but also modular architectures.
The present invention provides improved clock routing methods and arrangements suitable for use with modular components.
The above stated needs and others are met, for example, by an apparatus that includes a memory interface circuit, a clock signal generating circuit, and a plurality of memory circuits. The memory circuits are operatively coupled and arranged in an order on a plurality of memory modules, such that the memory module positioned at the beginning of the order is coupled to an output of the clock signal generating circuit and the memory interface circuit. The memory module that is positioned at the end of the order is unique in that it includes a clock signal terminating circuit connected to the last memory integrated circuit. With this configuration, a clock loop is formed by directly routing the clock signal from the output of the clock signal generating circuit through each of the memory modules in the order (without connecting to any of the intervening memory integrated circuits) to the memory integrated circuit positioned at the end of the order. Then, the clock signal is asserted on the previous memory modules by routing it back through the memory integrated circuits thereon, in reverse order to the memory integrated circuit positioned at the beginning of the order and from there to the memory interface circuit. To complete the clock loop, the clock signal is again asserted by routing it from the memory interface circuit back through the memory integrated circuits in order to the memory integrated circuit positioned at the end of the order. Finally, the clock signal is terminated at the clock signal terminating circuit on the memory module positioned at the end of the order.
By employing certain layouts, the memory module positioned at the end of the order can be moved between various positions depending upon the number/arrangement of memory integrated circuits. For example, a terminating memory module may be the only memory module in the order, at which point it can be operatively configured in a first slot of a multiple slot arrangement. However, should additional memory modules be required this terminating memory module can be moved to a slot further in the order to allow for the additional memory modules there between. Certain exemplary configurations of such arrangements are shown in the detailed description. These exemplary implementations have a three-slot order. However, those skilled in the art will recognize that orders of three or greater slots/memory modules can be supported by the clock routing schemes in accordance with the present invention.
A more complete understanding of the various methods and arrangements of the present invention may be had by reference to the following detailed description when taken in conjunction with the accompanying drawings wherein:
An exemplary implementation of the module claimed in this related application is shown in FIG. 2. Here, the module comprises a printed circuit board 20 and a plurality of integrated circuits (ICs) 23a-23f mounted thereon. At one end of PCB 20, a first set of edge fingers 21 are disposed on a first primary surface of the PCB and a second set of edge fingers 22 are disposed on an opposing second primary surface of the PCB. Edge fingers are well-known connection mechanisms that allow the module to be mechanically secured within a connector (not shown) and electrically connected to a plurality of signal lines provided at the connector.
A bus 25 internal to the module extends from the first set of edge fingers 21, traverses substantially the entire first primary surface of the PCB, folds back at the distant end of the PCB, traverses substantially the entire second primary surface of the PCB, and terminates at the second set of edge fingers 22. Bus 25 typically comprises a plurality of signal lines. The signal lines forming bus 25 may run on top the first and second surfaces of PCB 20. Alternatively, bus 25 may be formed within the body of PCB 20. ICs 23a-23f are respectively connected to this plurality of signal lines.
As described in the related application, the foregoing module may be used in conjunction with a related connector to implement bus systems having improved signal transmission characteristics. Overall channel length and impedance discontinuities related to motherboard connections are reduced. Further, by means of the novel connector and associated module structure described in the related application, bus systems may be implemented in a number of ways. For example, modules may be vertically stacked one above the other, or horizontally racked one next top the other within a single connector.
The present invention allows additional flexibility in the design and implementation of bus systems. Whereas the former invention relies substantially upon the design of the multi-slot connector to flexibly implement bus systems, the present invention relies more on module design.
To this end, consider the module shown in FIG. 3A. Like the module shown in
The module shown in
In the illustrated example of
Right angle connector 32 may include one or more signal lines 36 connected back to edge fingers 21, and/or connected to a second set of edge fingers 22. Signal lines 36 might be used, for example, as ground connections.
The modules may implement one or channels. The term “channel” is broadly defined to define one or more signal lines communicating information between two points. In the following examples, one or more ICs are typically associated with a channel, and the channel communicates information from a master (a controlling device) to a slave (a responding device). However, one of ordinary skill in the art will understand that the ICs in the following examples may be replaced with connectors allowing connection of an auxiliary channel. The ICs in the following examples may be memory devices, receivers, transceivers, logic devices, or other control devices.
Whether the modules of the present invention implement one or more channels, they may be flexibly configured to form a bus system.
In
Such module-to-module connection may continue until a bus system of desired size and configuration is completed. Alternatively, at some point, the channel(s) defined between the master on motherboard 40 and the ICs on the last module will reach its maximum practical length. In either event, when the bus system is complete the signal lines of the bus are terminated in a matched impedance. Signal line termination may be done in a set of termination resistors on the last module, or by means of a special termination module 42 connected to the right angle connector 51c of the last module. By using termination module 42, the other modules need not include termination resistors.
Another embodiment of the modules according to the present invention is shown in
An exemplary bus system configured with the modules of
In the example shown in
Yet another implementation of the modules according to the present invention is shown in
In
An exemplary memory system configured with the module of
In fact, single channel and multiple channel modules may be implemented in a number forms using conventional electrical connectors.
An exemplary two-channel module is illustrated in
The module of shown in
Each one of the foregoing examples makes use of a number of connectors. In addition to providing a connection path between respective internal buses, the structure of the connector may also be used to provide mechanical support for modules, which are stacked one above the other, or racked one next to the other in a bus system. While this feature is often desirable in the implementation of certain bus system architectures, the present invention has broader applications.
For example, the present invention may be adapted to take full advantage of conventional ribbon connectors and similar flexible connectors. By means of these connectors, modules forming a bus system need not be stacked or racked in close proximity one to another. Rather, module may be placed at greater distances one to another and may be mounted within a larger system at odd angles one to another. While separating modules will increase the channel length, there are many applications where reduced channel length will be happily traded away for ease and flexibility of implementation.
Before illustrating the use of flexible connectors, several modules structures will be described. Each of these module structures makes use of “finger connectors.” The term “set of edge fingers” has been used above to described a class of electrical connectors characterized by a number of parallel electrical contacts disposed near the edge of a PCB and adapted to “mate” with a corresponding connector slot. Edge fingers are generally pushed into the connector slot to make electrical bus connections and provide mechanical support to the module.
While often located near or at the edge of a PCB, a set of finger connectors need not be located on the edge of the PCB. A set of finger connectors, like a set of edge fingers, typically comprises a set of parallel electrical contacts. In the context of a bus, each electrical contact typically corresponds to a bus signal line. Ribbon connectors and other flexible parallel connectors are well adapted to interconnect such parallel electrical contact structures. However, a ribbon connector may be coupled to a set of finger connectors anywhere on the PCB, not just the edge. Thus, the term finger connector may denote an edge finger, but may also denote a more generic electrical contact.
In these examples, the respective sets of input finger connectors (120 and 120a-120d) as well as the output connector 121 in
Utilizing one or more of the modules illustrated above, bus systems having various configurations may be implemented using one or more flexible connector(s). Consider the examples shown in
In
ICs 153a, 153b, 153c, and 153d can, for example, be connected in a channel extending from a edge lower fingers on module 152a, through an internal bus portion on module 152a, through flexible connector 154, down through an internal bus portion on module 152b, to be terminated at a lower set of edge fingers on module 152b. Other channels may be similarly implemented.
The bus system shown in
As illustrated in these examples, the present invention provides modules adapted to be configured with one or more channels. While the foregoing examples have been drawn to multiple channel embodiments, in every case a single channel may be implemented. The modules may be interconnected using various connectors to form bus systems. Such bus systems may be implemented in a variety of configurations and channel definitions. Relative channel lengths may be reduced given a defined set of configuration requirements. Bus interconnections within the system may also be reduced, thereby reducing the potential for impedance mismatches and undesired channel loading.
As with many mechanical systems, the examples given above may be modified in many ways. The use of right angle connectors has been described, as well as the use of conventional connectors including ribbon and other flexible connectors. Other connector types may be used within the present invention. Channel path definition, integrated circuit layout, and internal bus routing on the various modules may also be readily adapted to suit the system designer's purpose.
Reference is now made to the exemplary single channel clock routing scheme depicted in FIG. 16. Here, a plurality of circuit components and modules are provided as part of PCB 200. As shown, a direct Rambus ASIC Cell (RAC) 202 is provided and configured as an interface to a high-speed channel, which carries data and control signals, including timing (i.e., clock signals), to a plurality of memory modules(204a-c) and other mounted circuitry. Only one of these memory modules, namely memory module 204c, is populated with at least one memory integrated circuit 210. Two “continuity” memory modules 204a-b are provided and interconnected between memory module 204c and RAC 202. Memory module 204c and continuity memory modules 204a-b are connected to PCB 200 using connectors 206.
In this example, only the clock routing circuitry is depicted, as beginning at clock generator 212 passing through traces 224 on PCB 200, memory module 204c, continuity modules 204b and 204a to RAC 202. Then the clock signal loops back from RAC 202 through traces on PCB 200, continuity modules 204a and 204b, memory module 204c (and integrated circuit 210) to terminating circuit 214.
One of the problems with this clock routing scheme is that continuity modules 204a-b are required to complete the clock loop. Note that while the traces shown in
With this in mind, reference is now made to
Should a user wish to expand the amount of memory at some stage in the future, then, in this example, terminating memory module 220 can be moved to the third slot as depicted in
From memory module 226 in the first slot, the clock signal is routed through traces 224 to RAC 202, and then back again. The clock signal is then routed from memory module 226 in the first slot to memory module 226 in the second slot, again over the flexible conductor portion 228, passing through their respective memory integrated circuit(s) 210 on each memory module. The clock signal is then passed through traces 224 to memory module 220 in the third slot. The clock signal then passes through memory integrated circuit(s) 210 on terminating memory module 220, and finally to terminator circuit 222 thereon.
Those skilled in the art will further recognize that additional signals (e.g., control and/or data) can also be routed in the same manner, as is the clock signal in
One of the main goals in the clock routing schemes depicted in the examples above is to provide a uniform transmission line without significant reflections, which could cause standing waves in the clock circuit. These exemplary arrangements support this goal by allowing the designer to reduce the number of discontinuities in the clock loop circuit.
Although some preferred implementations of the various methods and arrangements of the present invention have been illustrated in the accompanying Drawings and described in the foregoing Detailed Description, it will be understood that the invention is not limited to the exemplary implementations disclosed, but is capable of numerous rearrangements, modifications and substitutions without departing from the spirit of the invention as set forth and defined by the following claims.
Haba, Belgacem, Nguyen, David, Kollipara, Ravindranath T.
Patent | Priority | Assignee | Title |
7380152, | Feb 17 2005 | Samsung Electronics Co., Ltd. | Daisy chained multi-device system and operating method |
7402048, | Mar 30 2006 | Intel Corporation | Technique for blind-mating daughtercard to mainboard |
7547213, | Aug 26 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory modules and methods for manufacturing memory modules |
Patent | Priority | Assignee | Title |
5224023, | Feb 10 1992 | Foldable electronic assembly module | |
5276817, | Aug 16 1990 | Technosales Company Establishment | System for splitting and connecting computer bus lines |
5523703, | Sep 17 1993 | Fujitsu Limited | Method and apparatus for controlling termination of current driven circuits |
5625169, | Jul 04 1994 | Murata Manufacturing Co., Ltd. | Electronic parts with an electrode pattern between two dielectric substrates |
5635761, | Dec 14 1994 | International Business Machines, Inc. | Internal resistor termination in multi-chip module environments |
5680297, | Aug 07 1995 | Apple Inc | Connector interface including EMI filtering |
5910151, | Dec 31 1997 | Instrument for cleaning the top of a tongue | |
5910885, | Dec 03 1997 | White Electronic Designs Corporation | Electronic stack module |
5943573, | Jan 17 1997 | United Microelectronics Corp. | Method of fabricating semiconductor read-only memory device |
5981870, | May 15 1997 | NEW CARCO ACQUISITION LLC; Chrysler Group LLC | Flexible circuit board interconnect with strain relief |
6003121, | May 18 1998 | Intel Corporation | Single and multiple channel memory detection and sizing |
6005776, | Jan 05 1998 | Intel Corporation | Vertical connector based packaging solution for integrated circuits |
6142830, | Mar 06 1998 | Qimonda AG | Signaling improvement using extended transmission lines on high speed DIMMS |
6172895, | Dec 14 1999 | High Connection Density, Inc | High capacity memory module with built-in-high-speed bus terminations |
6243272, | Jun 18 1999 | Intel Corporation | Method and apparatus for interconnecting multiple devices on a circuit board |
6392897, | Mar 06 1998 | Renesas Electronics Corporation | Circuit module |
6404660, | Dec 23 1999 | Rambus, Inc. | Semiconductor package with a controlled impedance bus and method of forming same |
6765800, | May 10 2000 | Rambus Inc | Multiple channel modules and bus systems using same |
20040105240, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 22 2003 | Rambus Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 20 2005 | ASPN: Payor Number Assigned. |
Nov 16 2009 | REM: Maintenance Fee Reminder Mailed. |
Apr 11 2010 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Apr 11 2009 | 4 years fee payment window open |
Oct 11 2009 | 6 months grace period start (w surcharge) |
Apr 11 2010 | patent expiry (for year 4) |
Apr 11 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 11 2013 | 8 years fee payment window open |
Oct 11 2013 | 6 months grace period start (w surcharge) |
Apr 11 2014 | patent expiry (for year 8) |
Apr 11 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 11 2017 | 12 years fee payment window open |
Oct 11 2017 | 6 months grace period start (w surcharge) |
Apr 11 2018 | patent expiry (for year 12) |
Apr 11 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |