A method for fabricating a semiconductor device, wherein a multi-layered hard mask layer having a stacked structure of nitride film/oxide film/nitride film is disclosed. The method for fabricating a semiconductor device comprises the steps of: forming a gate insulating film and a conductive layer for gate electrode; forming a multi-layered hard mask layer on the conductive layer, wherein each layer of the multi-layered hard mask layer is formed of materials different from one another; etching the structure to form a stacked structure of a gate insulating film pattern, a gate electrode and a hard mask layer pattern; forming an insulating film spacer; forming an interlayer insulating film on the entire surface; etching the interlayer insulating film to form a landing plug contact hole; forming a conductive layer for landing plug on the entire surface; and planarizing the conductive layer for a landing plug to form a landing plug.
|
1. A method for fabricating a semiconductor device, comprising the steps of:
sequentially forming a gate insulating film and a conductive layer for a gate electrode on a semiconductor substrate;
forming a multi-layered hard mask layer on the conductive layer;
etching the hard mask layer, the conductive layer and the gate insulting film using a gate electrode mask to form a stacked structure of a gate insulating film pattern, a gate electrode and a hard mask layer pattern serving as a gate pattern;
forming an insulating film spacer on a sidewall of the stacked structure;
forming an interlayer insulating film on the entire surface;
etching the interlayer insulating film using a landing plug contact etching mask to form a landing plug contact hole exposing the semiconductor substrate;
forming a conductive layer for a landing plug on the entire surface so as to fill the landing plug contact hole; and
planarizing the conductive layer for a landing plug to form a landing plug,
wherein the multi-layered hard mask layer includes a stacked structure of nitride film/oxide film/nitride film serving as a barrier layer during the etching process for a gate pattern.
|
1. Field of the Invention
The present invention relates to a method for fabricating a semiconductor device, wherein a multi-layered hard mask layer having a stacked structure of nitride film/oxide film/nitride film for formation a gate electrode of a MOSFET (Metal Oxide Semiconductor Field Effect Transistor) is employed to protect a lower structure such as a gate electrode in a subsequent process without increasing the thickness of the hard mask layer, and to prevent void and patterning problem resulting from large step difference due to the thickness of the hard mask layer.
2. Description of the Prior Art
Developments in techniques for forming a microscopic pattern on a semiconductor substrate have led to an increased use of highly integrated semiconductor devices. Forming microscopic patterns in a semiconductor requires a photoresist film mask which is used commonly in etching and/or ion implantation to have microscopic patterns.
In general, the resolution (R) of a photoresist film pattern is proportional to the light wavelength (λ) and the process variable (k) of a micro exposure device. The resolution, however, is inversely proportional to the numerical aperture (NA) of the light exposure device.
[R=k*λ/NA, R=resolving power, λ=wave of light source, NA=numerical aperture]
Here, one can improve the resolution by decreasing the light wavelength, for example, the resolution of G-line (λ=436 nm) and i-line (λ=365 nm) micro exposure devices are about 0.7 μm and 0.5 μm, respectively. A photoresist film pattern below 0.5 μm typically requires a deep ultraviolet (DUV) light exposure device which generates a small wavelength length, for example, a KrF laser (248 nm) or an ArF laser (193 nm).
Other methods for improving the photoresist pattern resolution include using a phase shift mask as a photo mask; using a contrast enhancement layer (CEL) method to form a thin film to enhance an image contrast on a wafer; using a tri-layer resist (TLR) method having an intermediate layer, such as a spin on glass (SOG) film, between two photoresist films; and using a silylation method to selectively implant a silicon into the upper portion of a photoresist film.
In a highly integrated semiconductor device, the size of a contact hole connecting the upper and lower conductive interconnections and the space between the contact hole and the adjacent interconnection are smaller relative to a less integrated semiconductor device. In addition, the aspect ratio of the contact hole in a highly integrated semiconductor device is typically higher than a less integrated semiconductor device. Thus, a highly integrated semiconductor device having a multi-layer conductive interconnection requires a precise mask alignment during its fabrication process, which reduces the process margin, i.e., acceptable error limit.
In order to maintain a space between contact holes, in conventional processes, masks are formed with consideration to misalignment tolerance, lens distortion in the exposure process, critical dimension variation in the mask formation and photoetching processes, and mask registrations.
A direct etching method, a sidewall spacer forming method or a self aligned contact (SAC) method have been used for the above contact hole formation process.
The direct etching method and the sidewall spacer forming method cannot be used in fabricating a device having a design rule of less than 0.3 μm. As a result, those methods have limits in high integration of a device.
The self aligned contact (SAC) method to overcome some of the disadvantages of lithography processes typically uses a polysilicon, a nitride, or an oxide nitride material as an etching barrier film. Of these, a nitride material is preferably used as an etching barrier film.
Referring to
Referring to
Referring to
Referring to
According to the conventional method, a hard mask layer is damaged during the formation process of the landing plug. This damage leads to an exposure of the gate electrode in a subsequent bitline, a storage electrode or metal contact formation process, resulting in short between wirings. When a mask layer is formed to have a sufficient thickness to overcome the above-described problem, large step difference is generated during the patterning process of the gate electrode. The insulating film formed in the subsequent process will not be able to fill the gap between gate electrodes, thereby generating a void. Moreover, the hard mask layer pattern remaining after a CMP process has poor uniformity resulting in degradation of yield and reliability of a device.
Accordingly, it is an object of the present invention to provide a method for fabricating a semiconductor device, wherein a multi-layered hard mask layer having a stacked structure of nitride film/oxide film/nitride film for formation a gate electrode is employed to protect a lower structure such as a gate electrode in a subsequent etching process such as a gate electrode patterning process, a landing plug formation process, or a bitline or storage electrode contact formation process without increasing the thickness of the hard mask layer, and to prevent void and patterning problem resulting from large step difference due to the thickness of the hard mask layer.
There is provided a method for fabricating a semiconductor device, comprising the steps of: sequentially forming a gate insulating film and a conductive layer for gate electrode on a semiconductor substrate; forming a multi-layered hard mask layer on the conductive layer, wherein each layer of the multi-layered hard mask layer is formed of materials different from one another; etching the hard mask layer, the conductive layer and the gate insulting film using a gate electrode mask to form a stacked structure of a gate insulating film pattern, a gate electrode and a hard mask layer pattern; forming an insulating film spacer on a sidewall of the stacked structure; forming an interlayer insulating film on the entire surface; etching the interlayer insulating film using a landing plug contact etching mask to form a landing plug contact hole exposing the semiconductor substrate; forming a conductive layer for a landing plug on the entire surface to fill the landing plug contact hole; and planarizing the conductive layer for a landing plug to form a landing plug.
The present invention will be described in more detail with reference to the accompanying drawings.
Referring to
Referring to
Referring to
Referring to
As discussed earlier, the method for fabricating a semiconductor device in accordance with the present invention provides sufficient protection for a lower structure such as a gate electrode in a subsequent etching process without increasing the thickness of the hard mask layer by forming a multi-layered hard mask layer comprising nitride film/oxide film/nitride film. Thin hard mask layer reduces step differences, and prevents generation of voids and patterning problems due to large step differences, resulting in improved characteristics and yield of the device.
Patent | Priority | Assignee | Title |
7754591, | Feb 24 2006 | Hynix Semiconductor Inc. | Method for forming fine pattern of semiconductor device |
7923372, | Feb 27 2006 | Hynix Semiconductor Inc. | Method for fabricating semiconductor device |
8603846, | Jul 12 2004 | GLOBALFOUNDRIES Inc | Processing for overcoming extreme topography |
9263292, | Jul 12 2004 | GLOBALFOUNDRIES U S INC | Processing for overcoming extreme topography |
Patent | Priority | Assignee | Title |
5792687, | Aug 01 1996 | Vanguard International Semiconductor Corporation | Method for fabricating high density integrated circuits using oxide and polysilicon spacers |
6696365, | Jan 07 2002 | Applied Materials, Inc.; Applied Materials, Inc | Process for in-situ etching a hardmask stack |
KR19990088491, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 27 2003 | CHUNG, SU OCK | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014252 | /0362 | |
Jun 30 2003 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Nov 30 2006 | ASPN: Payor Number Assigned. |
Dec 17 2009 | ASPN: Payor Number Assigned. |
Dec 17 2009 | RMPN: Payer Number De-assigned. |
Jan 15 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 21 2014 | REM: Maintenance Fee Reminder Mailed. |
Aug 08 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 08 2009 | 4 years fee payment window open |
Feb 08 2010 | 6 months grace period start (w surcharge) |
Aug 08 2010 | patent expiry (for year 4) |
Aug 08 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 08 2013 | 8 years fee payment window open |
Feb 08 2014 | 6 months grace period start (w surcharge) |
Aug 08 2014 | patent expiry (for year 8) |
Aug 08 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 08 2017 | 12 years fee payment window open |
Feb 08 2018 | 6 months grace period start (w surcharge) |
Aug 08 2018 | patent expiry (for year 12) |
Aug 08 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |