A stacked MCM is manufactured at reduced cost without using expensive apparatus. A first wiring and a second wiring are formed on a surface of a semiconductor chip of a first semiconductor device through an insulation film. A glass substrate having an opening to expose the second wiring is bonded to the surface of the semiconductor chip on which the first wiring and the second wiring are formed. A third wiring is disposed on a back surface and a side surface of the semiconductor chip through an insulation film and connected to the first wiring. And a conductive terminal of another semiconductor device is connected to the second wiring through the opening.

Patent
   7256073
Priority
Apr 24 2003
Filed
Jul 25 2006
Issued
Aug 14 2007
Expiry
Apr 21 2024
Assg.orig
Entity
Large
49
10
all paid
1. A method of manufacturing a semiconductor device, comprising:
providing a semiconductor wafer comprising a plurality of semiconductor chips, each of the semiconductor chips having a first wiring and a second wiring formed on an insulation film formed on a front surface of the semiconductor wafer;
bonding a supporting flat plate only to the front surface of the semiconductor wafer;
forming a third wiring on an additional insulation film formed on a back surface of each of the semiconductor chips so as to extend along a side surface thereof and connect to a corresponding first wiring, the back surface of the semiconductor chip corresponding to a back surface of the semiconductor wafer; and
forming for each of the semiconductor chip an opening in a corresponding portion of the supporting flat plate to expose a corresponding second wiring.
2. The method of manufacturing a semiconductor device of claim 1, further comprising removing a surface portion of the supporting flat plate.
3. The method of manufacturing a semiconductor device of claim 2, wherein the removing of the surface portion comprises dropping an etching solution to the surface portion and rotating the supporting flat plate.
4. The method of manufacturing a semiconductor device of claim 1, further comprising cutting the semiconductor wafer to separate the plurality of semiconductor chips.
5. The method of manufacturing a semiconductor device of claim 1, further comprising forming a conductive terminal on each of the third wirings.
6. The method of manufacturing a semiconductor device of claim 1, further comprising forming a plating layer on each of the second wirings through the opening in the supporting flat plate.
7. The method of manufacturing a semiconductor device of claim 4, further comprising connecting a conductive terminal of another semiconductor device to the second wiring of one of the separated semiconductor chips through the opening of the supporting flat plate.
8. The method of manufacturing a semiconductor device of claim 1, wherein the supporting flat plate comprises a glass substrate.
9. The method of manufacturing a semiconductor device of claim 1, wherein the supporting flat plate comprises a silicon substrate, a plastic plate.

This application is a division of Ser. No. 10/828,556, filed Apr. 21, 2004, now U.S. Pat. No. 7,102,238.

This application is based on Japanese Patent Application No. 2003-120228, the content of which is incorporated by reference in its entirety.

1. Field of the Invention

This invention relates to a semiconductor device and its manufacturing method specifically to a packaging technology of a semiconductor chip.

2. Description of the Related Art

An MCM (Multi-Chip Module) has received attention in recent years as a new packaging technology. The MCM is a high performance module implemented by incorporating a plurality of semiconductor chips into a single package. There are various kinds of MCMs depending on how the semiconductor chips are placed. Among them, attention is focused on a “stacked MCM” which is made by stacking a plurality of semiconductor chips.

An example of the stacked MCM structure is shown in FIG. 14. The stacked MCM 200 is made by stacking a plurality of semiconductor chips 204. Via holes 205 cutting through the semiconductor chips 204 are formed by laser processing. Barrier metals 202 are formed on side surfaces of the via holes by sputtering or by CVD (Chemical Vapor Deposition). Vertically adjacent semiconductor chips 204 are connected with each other through wirings formed by burying conductive material in the via holes 205 by copper plating.

Insulation between the semiconductor chips 204 is maintained by inserting a thermoplastic film 203. The plurality of semiconductor chips 204 are stacked by repeating such manufacturing process steps. Connections to an external circuit are made through conductive terminals 206 attached to a semiconductor chip 204 disposed at the bottom of the stack.

The stacked MCM 200 is manufactured by the manufacturing steps described above. The stacked MCM mentioned above is disclosed, for example, in Japanese Patent Application Publication No. 9-232503.

Manufacturing the stacked MCM 200 described above requires forming via holes which are tens of micrometers in diameter and in depth and burying the conductive material in the via holes. Consequently the manufacturing process requires expensive apparatus not used in conventional packaging of semiconductors such as a laser processing machine to process the via holes, barrier CVD equipment to form the barrier metal films and copper plating equipment to bury in the via holes, causing a problem of higher manufacturing cost.

A first wiring and a second wiring are formed on a surface of a semiconductor chip through a first insulation film in a semiconductor device of this invention. A supporting body having an opening to expose the second wiring is bonded to the surface of the semiconductor chip on which the first and the second wirings are formed. A third wiring is formed on a back surface and a side surface of the semiconductor chip through a second insulation film and is connected to the first wiring.

FIG. 1 is a cross-sectional view showing a manufacturing method of a semiconductor device according to an embodiment of this invention.

FIG. 2 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 3 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 4 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 5 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 6 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 7 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 8 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 9 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 10 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 11 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 12 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 13 is a cross-sectional view showing the manufacturing method of the semiconductor device according to the embodiment of this invention.

FIG. 14 is a diagrammatic drawing showing a cross-section of an MCM type semiconductor device according to a conventional art.

Next, a semiconductor device and its manufacturing method according to an embodiment of this invention will be described, referring to FIGS. 1 through 13.

First, a semiconductor wafer 1a is provided, as shown in FIG. 1. The semiconductor wafer 1a will be cut into a plurality of semiconductor chips 1 in a process step which will be described later. The semiconductor chips 1 are CCD (Charge Coupled Device) image sensors or semiconductor memory chips, for example, and are manufactured by semiconductor wafer processing. A plurality of first wirings 3A and a plurality of second wirings 3B are formed on a surface of the semiconductor wafer 1a through an insulation film 2 simultaneously. The first wirings 3A are formed to have a predetermined length of separation from each other across a border S along which the semiconductor wafer 1a is to be cut into the plurality of semiconductor chips 1. The border S is called a dicing line or a scribe line.

The first wiring 3A is to place a pad at a location away from an ordinary bonding pad area on the semiconductor chip 1 and closer to the border S. The plurality of second wirings 3B connect conductive pads electrically to conductive terminals of another semiconductor device stacked on the semiconductor chip 1 in a later process step.

Then a glass substrate 4 making a supporting body is bonded to the surface of the semiconductor wafer 1a, on which the first wirings 3A and the second wirings 3B are formed, using an epoxy resin layer 5 as an adhesive. Note that a silicon substrate, a plastic plate or a tape- or sheet-shaped material may be used as the supporting body other than the glass substrate used in the embodiment. An adhesive suitable for the chosen supporting body is to be selected in this case.

Next, a surface of the semiconductor wafer 1a to which the glass substrate 4 is not bonded, i.e., a back surface of the semiconductor wafer 1a, is back-ground to reduce a thickness of the semiconductor wafer 1a, as shown in FIG. 2. Scratches arise on the back-ground back surface of the semiconductor wafer 1a, causing bumps and dips of several micrometers in width and in depth. Wet etching is conducted to reduce them using a silicon etching solution which has higher selection rate on silicon which is a material for the silicon wafer 1a than that on silicon dioxide (SiO2) which is a material for the insulation film 2. A mixed solution composed of 2.5% of hydrofluoric acid, 50% of nitric acid, 10% of acetic acid and 37.5% of water is suitable as the silicon etching solution, for example.

Next, isotropic etching is made on the back surface of the semiconductor wafer 1a using a mask of photoresist (not shown) provided with an opening along the border S, as shown in FIG. 3. A groove is formed in the silicon wafer 1a along the border S to expose the insulation film 2 partially. Note that the isotropic etching may be performed either by dry-etching or by wet-etching. Although the silicon wafer 1a is cut into the plurality of semiconductor chips 1 by the etching, it is supported with the glass substrate 4 to maintain a shape of the semiconductor wafer 1a.

Bumps and dips, residues and foreign particles are left on the etched back surface of the semiconductor wafer 1a. Also corners are formed as shown in circles a and b depicted with dashed lines in FIG. 3. Wet-etching is conducted to remove the residues and the foreign particles and to round the corners, as shown in FIG. 4. The corners shown in the dashed line circles a and b in FIG. 3 are turned into smooth shapes as shown in dashed line circles a and b in FIG. 4.

Next, an insulation film 7 is formed to cover the back surface and the etched side surface of the plurality of semiconductor chips 1, as shown in FIG. 5. The insulation film 7 is a silane-based oxide film, for example.

Next, a photoresist film (not shown) is applied to the back surface of the semiconductor chip 1 and patterning is made on the photoresist film. The insulation film 7 and the insulation film 2 are etched using the photoresist film as a mask to expose end portions of the first wirings 3A.

Next, flexible cushioning pads 8 are formed at locations where the conductive terminals 11 are to be formed. The cushioning pads 8 have function to absorb power applied through the conductive terminals 11 and relax stresses when the conductive terminals 11 are bonded. However this invention does not necessarily require the cushioning pads 8. Then the third wiring 9 is formed to cover the insulation film 7, the cushioning pads 8 and the exposed portions of the first wirings 3A, as shown in FIG. 6. With this, the first wirings 3A are electrically connected with the third wiring 9.

Next, a photoresist film (not shown) is applied to the back surface of the semiconductor chip 1 and pattering is made to form an opening in the photoresist film along the border S. Etching is done using the photoresist film as a mask to remove a portion of the third wiring 9 around the border S, as shown in FIG. 7. Although not shown in the figure, Ni—Au plating may be applied to a surface of the third wiring 9 by making electroless plating after forming the third wiring 9.

Next, a protection film 10 is formed over the back surface of the semiconductor chip 1. A thermosetting organic resin is dropped on the back surface of the semiconductor chip 1 while the back surface is facing upward, and the semiconductor wafer 1a having the plurality of semiconductor chips 1 and bonded to the glass substrate 4 is spun to form the protection film 10. The organic resin is spread over the surface of the semiconductor wafer 1a by centrifugal force caused by the spinning. The protection film 10 is formed on the surface of the third wiring 9.

Next, the protection film 10 is removed from regions where the conductive terminals 11 are to be formed by selective etching using a photoresist film as a mask to expose the third wiring 9. The conductive terminals 11 are formed on the exposed third wiring 9 to make contact with it, as shown in FIG. 8. The conductive terminals 11 can be made of projecting electrode terminals such as solder bumps or gold bumps, for example. Thickness of the conductive terminals 11 is 160 μm for solder bumps and can be reduced to several micrometers—tens of micrometers when gold bumps are used. A plurality of conductive terminals 11 can be formed in similar structure on the back surface of the semiconductor chip 1 to constitute a BGA (Ball Grid Array).

Next, the glass substrate 4 is thinned by removing its surface portion, as shown in FIG. 9. By doing so, processing time to form openings in the glass substrate 4, which will be described later, is shortened. Thickness of 50-100 μm is appropriate for the glass substrate 4. Followings are methods to reduce the thickness of the glass substrate 4: (1) grinding the glass substrate 4 with a back-grinding machine; (2) polishing the glass substrate 4 with CMP (Chemical Mechanical Polishing) equipment; (3) etching the glass substrate 4 by dropping etching solution onto the glass substrate 4 and rotating the semiconductor wafer 1a to which the glass substrate 4 is attached so that the etching solution pervades whole surface of the glass substrate 4, as in photoresist coating; and (4) etching the glass substrate 4 by dry etching. Note that this invention does not necessarily include the process step to reduce the thickness of the glass substrate 4 and that using a supporting body made of plate material shaped in a tape or a sheet having a predetermined thickness from the beginning is not excluded.

Next, openings 12 to expose surfaces of the second wirings 3B are formed by removing the glass substrate 4 and the resin layer 5 from regions above the second wirings 3B by etching, for example, as shown in FIG. 10. The glass substrate 4 may be thinned after forming the openings 12. However, processing time to form the openings 12 becomes longer in this case. Next, a plating layer 13 is formed on each surface of the second wirings 3B exposed in the openings 12. The plating layer 13 makes a part of the second wiring 3B. The plating layer 13 is formed by stacking a Ni plating layer and a Au plating layer, for example.

Next, the semiconductor wafer 1a is cut along the border S and separated into the plurality of semiconductor chips 1 using a dicing machine, as shown in FIG. 12. The glass substrate 4, the resin layer 5 and the protection film 10 are cut along the border S in the process. A BGA type semiconductor device 100 having the semiconductor chip 1 is hereby completed. According to the BGA type semiconductor device 100, only one glass substrate 4 supporting the semiconductor chip 1 is bonded to the semiconductor chip 1 and the glass substrate 4 is processed to reduce its thickness, thus enabling making the whole package thinner. And because the openings 12 are formed in the glass substrate 4 to expose the second wirings 3B of the semiconductor chip 1, electrical connections to an external electronic circuit can be made though the openings 12.

FIG. 13 is a cross-sectional view showing a structure of a stacked MCM as an example of such an electrically connected structure. A first semiconductor device 100a and a second semiconductor device 100b are stacked in the stacked MCM. The first semiconductor device 100a and the second semiconductor device 100b have structures similar to the semiconductor device 100 described above. A second wiring 3B of the first semiconductor device 100a is electrically and mechanically connected with a conductive terminal 11B of the second semiconductor device 100b through an opening 12. If strength of the connection is not enough, an organic adhesive, such as underfill, may be used supplementary. The number of semiconductor devices to be stacked may be chosen as required.

According to this invention, the stacked MCM can be manufactured at reduced cost without using expensive apparatus.

Suzuki, Akira, Noma, Takashi, Shinogi, Hiroyuki

Patent Priority Assignee Title
10010977, May 05 2004 Micron Technology, Inc. Systems and methods for forming apertures in microfeature workpieces
10629485, Sep 06 2011 Vishay Semiconductor GmbH Surface mountable electronic component
11177175, Dec 10 2003 Micron Technology, Inc. Microelectronic devices and methods for filling vias in microelectronic devices
11476160, Sep 01 2005 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
7413979, Nov 13 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming vias in microelectronic devices, and methods for packaging microelectronic devices
7425499, Aug 24 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming interconnects in vias and microelectronic workpieces including such interconnects
7435913, Aug 27 2004 Micron Technology, Inc. Slanted vias for electrical circuits on circuit boards and other substrates
7468544, Dec 07 2006 Taiwan Semiconductor Manufacturing Company, Ltd Structure and process for WL-CSP with metal cover
7531453, Jun 29 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microelectronic devices and methods for forming interconnects in microelectronic devices
7589008, Dec 30 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
7622377, Sep 01 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpiece substrates having through-substrate vias, and associated methods of formation
7629249, Aug 28 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
7683458, Sep 02 2004 Round Rock Research, LLC Through-wafer interconnects for photoimager and memory wafers
7705454, Aug 08 2005 138 EAST LCD ADVANCEMENTS LIMITED Semiconductor device
7749899, Jun 01 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microelectronic workpieces and methods and systems for forming interconnects in microelectronic workpieces
7759800, Nov 13 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microelectronics devices, having vias, and packaged microelectronic devices having vias
7795134, Jun 28 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Conductive interconnect structures and formation methods using supercritical fluids
7800238, Jun 27 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Surface depressions for die-to-die interconnects and associated systems and methods
7829976, Jun 29 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microelectronic devices and methods for forming interconnects in microelectronic devices
7830018, Aug 31 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Partitioned through-layer via and associated systems and methods
7851912, Aug 08 2005 138 EAST LCD ADVANCEMENTS LIMITED Semiconductor device
7863187, Sep 01 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces and methods for forming interconnects in microfeature workpieces
7884015, Dec 06 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
7902643, Aug 31 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
7915736, Sep 01 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces and methods for forming interconnects in microfeature workpieces
7956443, Sep 02 2004 Round Rock Research, LLC Through-wafer interconnects for photoimager and memory wafers
7973411, Aug 28 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
8008192, Jun 28 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Conductive interconnect structures and formation methods using supercritical fluids
8084866, Dec 10 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microelectronic devices and methods for filling vias in microelectronic devices
8247907, Dec 06 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
8314497, Jun 27 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Surface depressions for die-to-die interconnects and associated systems
8322031, Aug 27 2004 Micron Technology, Inc. Method of manufacturing an interposer
8367538, Aug 31 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Partitioned through-layer via and associated systems and methods
8502353, Sep 02 2004 Round Rock Research, LLC Through-wafer interconnects for photoimager and memory wafers
8536046, Aug 31 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Partitioned through-layer via and associated systems and methods
8536485, May 05 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Systems and methods for forming apertures in microfeature workpieces
8610279, Aug 28 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
8664562, May 05 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Systems and methods for forming apertures in microfeature workpieces
8669179, Sep 02 2004 Round Rock Research, LLC Through-wafer interconnects for photoimager and memory wafers
8686313, May 05 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT System and methods for forming apertures in microfeature workpieces
8748311, Dec 10 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microelectronic devices and methods for filing vias in microelectronic devices
8766458, Jun 27 2008 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Surface depressions for die-to-die interconnects and associated systems and methods
9099539, Aug 31 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
9214391, Dec 30 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
9281241, Dec 06 2007 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
9293367, Jun 28 2005 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Conductive interconnect structures and formation methods using supercritical fluids
9452492, May 05 2004 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Systems and methods for forming apertures in microfeature workpieces
9570350, Aug 31 2006 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
9653420, Dec 10 2003 U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT Microelectronic devices and methods for filling vias in microelectronic devices
Patent Priority Assignee Title
5648684, Jul 26 1995 International Business Machines Corporation Endcap chip with conductive, monolithic L-connect for multichip stack
6002163, Jan 02 1998 General Electric Company Electronic device pad relocation, precision placement, and packaging in arrays
6054760, Dec 23 1996 Ensign-Bickford Aerospace & Defense Company Surface-connectable semiconductor bridge elements and devices including the same
6221751, Jan 24 1997 CHIP SYSTEMS INNOVATIONS, LLC Wafer fabrication of die-bottom contacts for electronic devices
6326689, Jul 26 1999 STMicroelectronics, Inc. Backside contact for touchchip
6894386, Oct 08 2001 Round Rock Research, LLC Apparatus and method for packaging circuits
20020025587,
20020047210,
20020139577,
JP9232503,
//////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jul 29 2004NOMA, TAKASHISANYO ELECTRIC CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0355300203 pdf
Jul 30 2004SUZUKI, AKIRASANYO ELECTRIC CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0355300203 pdf
Jul 30 2004SHINOGI, HIROYUKISANYO ELECTRIC CO , LTD ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0355300203 pdf
Jul 25 2006Sanyo Electric Co., Ltd.(assignment on the face of the patent)
Jan 01 2011SANYO ELECTRIC CO , LTD Semiconductor Components Industries, LLCCORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT #12 577882 PREVIOUSLY RECORDED ON REEL 026594 FRAME 0385 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT 0328360342 pdf
Jan 01 2011SANYO ELECTRIC CO , LTD Semiconductor Components Industries, LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0265940385 pdf
Apr 15 2016Semiconductor Components Industries, LLCDEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTCORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST 0398530001 pdf
Apr 15 2016Semiconductor Components Industries, LLCDEUTSCHE BANK AG NEW YORK BRANCHSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0386200087 pdf
Jun 22 2023DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTSemiconductor Components Industries, LLCRELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 00870640700001 pdf
Jun 22 2023DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENTFairchild Semiconductor CorporationRELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 00870640700001 pdf
Date Maintenance Fee Events
Mar 24 2008ASPN: Payor Number Assigned.
Jan 14 2011M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Aug 05 2011ASPN: Payor Number Assigned.
Aug 05 2011RMPN: Payer Number De-assigned.
Dec 31 2014M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Jan 28 2019M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Aug 14 20104 years fee payment window open
Feb 14 20116 months grace period start (w surcharge)
Aug 14 2011patent expiry (for year 4)
Aug 14 20132 years to revive unintentionally abandoned end. (for year 4)
Aug 14 20148 years fee payment window open
Feb 14 20156 months grace period start (w surcharge)
Aug 14 2015patent expiry (for year 8)
Aug 14 20172 years to revive unintentionally abandoned end. (for year 8)
Aug 14 201812 years fee payment window open
Feb 14 20196 months grace period start (w surcharge)
Aug 14 2019patent expiry (for year 12)
Aug 14 20212 years to revive unintentionally abandoned end. (for year 12)