A cross coupled folding circuit comprises a reference voltage circuit to supply m reference voltages, an amplifier circuit to provide control signals, in response to an input signal and to the reference voltages and 2n−I three times cross coupled folding circuits, each of which comprising three differential transistor pairs, said differential transistors pairs being controlled by said control signals and active in a voltage range around a respective one of said reference voltages, with m=3(2″−1). In cascade with said 2n−I folding circuits, there are differential transistor pairs in n−1 successive steps 2n−1, 2n
|
1. Cross coupled folding circuit, comprising a reference voltage circuit to supply a series of m reference voltages (Vref(k) with k=1, 2, . . . , m), an amplifier circuit to provide a series of control signals (Vin −Vref(k) and −Vin+Vref(k)) in response to an input signal (Vin) and to the reference voltages (Vref(k)), and a number of differential transistor pairs in a cascade configuration controlled by said control signals, each differential pair of transistors being active in a voltage range around one of said reference voltages, characterized in that 2n−1 three times cross coupled folding circuits are provided, each of which comprising three differential pairs of transistors, and, in a cascade configuration with said 2n−1 folding circuits, in n−1 successive steps 2n−1, 2n−2, . . . , 20 differential transistor pairs, the control signals thereof being supplied by the series of three times cross coupled folding circuits, and m=3(2n−1), while, to obtain complete folding, switching circuits cooperating with the transistor pairs in the last 2n−2 steps of the cascade configuration are provided, to supply the respective control signals to those transistors of the respective differential transistor pairs which provide complete folding.
2. Cross coupled folding circuit according to
3. Cross coupled folding circuit according to
4. Cross coupled folding circuit according to
5. Cross coupled folding circuit according to
6. Cross coupled folding circuit according to
|
This application is a 371 of PCI/IB04/51289 filed Jul. 26, 2004, which claims priority from European Patent application 03102364,1 filed Jul. 30, 2003.
The invention relates to a cross-coupled folding circuit, comprising a reference voltage circuit to supply a series of m reference voltages, an amplifier circuit to provide a series of control signals in response to an input signal and to the reference voltages, and a number of differential transistor palm in a cascade configuration controlled by said control signals, each differential pair of transistors being active in a voltage range around one of said reference voltages.
Such a cross-coupled folding circuit is known from U.S. Pat. No. 6,236,348. Particularly in
The aim of the invention is to obtain a cross-coupled folding circuit in which this restriction is overcome and which has a limited quantity of hardware, a large folding factor and a low energy consumption.
Therefore, according to the invention, the cross-coupled folding circuit as described in the opening paragraph is characterized in that 2n−1 three times cross-coupled folding circuits are provided, each of which comprising three differential pairs of transistors, and, in a cascade configuration with said 2n−1 folding circuits, in n-1 successive steps 2n—1, 2n—2, . . ., 20 differential transistor pairs, the control signals thereof being supplied by the series of three times cross-coupled folding circuits, and m=3(2n−1), while, to obtain complete folding, switching circuits cooperating with the transistor pairs in the last 2n−2 steps of the cascade configuration are provided, to supply the respective control signals to those transistors of the respective differential transistor pairs that provide complete folding.
The invention further relates to an analog-to-digital converter provided with such a folding circuit.
The above and other objects and features of the present invention will become more apparent from the following detailed description considered in connection with the accompanying drawings, in which:
The parallel folding circuit, illustrated in
In
The parallel folding cell does have some disadvantages. Particularly, when, in comparison with a single transistor pair, a number of parallel transistor pairs, in this example 3, are applied to obtain folding, the load resistance will be reduced by the folding factor, in this example by a factor of 3, while the tail currents will be the same. This means that the voltage swing and thus the amplification of the array of transistor pairs is reduced, in this example by a factor of 3, or, in other words, the amplification of the parallel folding circuit is dependent on the folding factor. As also the amplification of a pair of transistors is mostly chosen rather low to achieve a high bandwidth, the amplification of the total folding cell is strongly limited.
The signals at the outputs Kp and Kn are indicated in
In a flash analog-to-digital converter or in an analog-to-digital converter where part of the conversion is realized by flash conversion, a considerable number of comparators are needed; applying the above folding circuits can reduce this number. In order to further increase the folding factor a concatenation of folding circuits is desired. The situation in which three parallel folding circuits P1, P2 and P3 are arranged in a cascade configuration with a fourth parallel folding circuit P4 is shown in
In the same way as described before with reference to
When a such like cascade configuration is composed of three cross coupled folding circuits D1, D2 and D3 together with a fourth cross coupled folding circuit D4, as illustrated in
When an increasing input signal Vin comes in the range around reference voltage Vref(c), in folding circuit D1 a current routing via Tdn, Tap and Rn is provided, so that at the end of the range Kn will be “low” and Kp will be “high”, while as a consequence of a current routing in folding circuit D2 via Ten, Tbp and Rn, Ln will be “low” and Lp will be “high”, and of a current routing in folding circuit D3 via Tfn, Tcp and Rn, Mn will be “low” and Mp will be “high”. In that case, in folding circuit D4 a current routing via Tlp, Tmp and Rn will be provided and Xn will be “low” and Xp will be “high”. When thereafter the input signal comes in the range around reference voltage Vref(d), in folding circuit D1 a current routing via Tdp, Tgn and Rp will be provided, so that at the end of the range Kn will be “high” and Kp will be “low”; the current routing in folding circuits D2 and D3 remains unaltered. Nevertheless in folding circuit D4 a current routing via Tlp, Tmp and Rn will be maintained; the change of Kn and Kp has no effect on the current routing in folding circuit D4. In the range around Vref(d) the output voltages on Xn and Xp remain unaltered. The same situation occurs in the range around Vref(f). The output voltage Xp as a function of the input signal Vin is indicated in
When the concatenation of folding circuits D1-D4 is applied in an analog-to-digital converter, specific measures have to be taken to realize a conversion for voltages in the ranges around Vref(d) and Vref(f). According to the invention this can be realized by measures that provide a folding also in said ranges around Vref(d) and Vref(f). In a first embodiment this is realized by changing the outputs Kp, Kn for the corresponding outputs Mp, Mn in the ranges around Vref(d), Vref(e) and Vref(f) as indicated schematically in
In the ranges around Vref(d), Vref(e) and Vref(f), Ln must be replaced by an inverted signal Ls, and Lp by an inverted signal Lr. In the other ranges Ln=Lr and Lp=Ls. Therefore, in section III a circuit DS1 is provided constituted by transistors T1, T2, T3 and T4. These transistors are controlled in such a way that during said ranges Vref(d), Vref(e) and Vref(f) T1 and T2 are blocked and 13 and T4 are conducting, while in the other ranges T1 and T2 are conducting and T3 and T4 are blocked. The control signals for these switches are derived in circuit DS2 by resistive interpolation between the voltages on the outputs Kp, Mn and Kn, Mp. So, the voltages R1 and R2 are obtained by interpolation between the voltages on Kp and Mn, and on Kn and Mp respectively. For example R1 can be chosen midway between Kp and Mn and R2 midway between Kn and Mp. The exact value of the interpolated signals is not important as only the positions of the crossings of R1 and R2 are relevant. From R1 and R difference values R1−R2 and R2−R1 are obtained by means of amplifiers DA1 and DA2 respectively. In the ranges around Vref(d), Vref(e) and Vref(f) R2>R1, so that Ln and Lp are replaced by their inverted values, while in the other ranges R1>R2 and Ln and Lp are applied to bases of the respective transistors in D4.
When Vin further increases and comes in the range around Vref(g), an increasing current through Tgp and a decreasing current through Tgn is obtained till Tgn is blocked and a current routing via Tdp, Tfp, Tgp and Rn provides said “high” voltage on Zp and said “low” voltage on Zn. When Vin further increases and comes in the range around Vref(h), an increasing current through Tgp and a decreasing current through Tgn is obtained till Tgn is blocked and a current routing via Tdp, Tfp, Tgp and Rn provides said “high” voltage on Zp and said “low” voltage on Zn. In this case a 7-times folding is obtained without applying the measures according to the invention.
This seven times cross-coupled folding circuit can be extended to a three times seven cross coupled folding circuit by combining this circuit with seven three times cross-coupled folding circuits, as shown in
In order to describe the latter embodiment with reference to
Ap
Bp
Cp
Dp
Ep
Fp
Gp
Zp*
Zp
Below range
L
L
L
L
L
L
L
L
L
around Vref(1)
Range around
R
L
L
L
L
L
L
R
R
Vref(1)
Range around
H
R
L
L
L
L
L
F
F
Vref(2)
Range around
H
H
R
L
L
L
L
R
R
Vref(3)
Range around
H
H
H
R
L
L
L
F
F
Vref(4)
Range around
H
H
H
H
R
L
L
R
R
Vref(5)
Range around
H
H
H
H
H
R
L
F
F
Vref(6)
Range around
H
H
H
H
H
H
R
R
R
Vref(7)
Range around
F
H(L)
H
H(L)
H
H
H
H
F
Vref(8)
Range around
L
F(R)
H
H(L)
H
H
H
H
R
Vref(9)
Range around
L
L
L
H(L)
H
H
H
H
F
Vref(10)
Range around
L
L
L
F(R)
H
H
H
F
R
Vref(11)
Range around
L
L
L
L(H)
L
H(L)
H
L
F
Vref(12)
Range around
L
L
L
L(H)
L
F(R)
H
L
R
Vref(13)
Range around
L
L
L
L(H)
L
L
F
L
F
Vref(14)
Range around
R
L
L
L
L
L
L
R
R
Vref(15)
Range around
H
R
L
L
L
L
L
F
F
Vref(16)
Range around
H
H
R
L
L
L
L
R
R
Vref(17)
Range around
H
H
H
R
L
L
L
F
F
Vref(18)
Range around
H
H
H
H
R
L
L
R
R
Vref(19)
Range around
H
H
H
H
H
R
L
F
F
Vref(20)
Range around
H
H
H
H
H
H
R
R
R
Vref(21)
Above range
H
H
H
H
H
H
H
H
H
around Vref(21)
Without the measures according to the invention the voltage on the p-output, indicated by Zp*, will be as indicated in the table and as shown in
Complete folding can be obtained by inverting the values of Bp and Bn during the ranges Vref(8) and Vref(9), by inverting the values of Dp and Dn during the ranges Vref(8), Vref(9), Vref(10), Vref(11), Vref(12), Vref(13) and Vref(14) and by inverting the values of Fp and Fn during the ranges Vref(12) and Vref(13). The Zp output signal can be represented by the succession L-R-F-R-F-R-F-R-F-R-F-R-F-R-F-R-F-R-F-R-F-R-H, i.e. a correct series of successively rising and falling voltages. By such a processing complete folding by a folding factor of 21 is obtained. In the table the inverted voltage levels are indicated between brackets. The described measures to obtain complete folding represent the most compact solution. However, other methods, in analogy with the examples indicated in
The inverting operation is performed by means of circuits Q1, Q2 and Q3; these circuits have the same structure as the respective circuit DS1 in section III of
In the ranges around Vref(8) and Vref(9) B2>B1, while in the other ranges B1>B2. When B1>B2, the bases of the transistors Tbn and Tbp are controlled by the signals Bn and Bp respectively, while, when B2>B1 these transistors are controlled by Bp and Bn respectively. In the ranges around Vref(8), Vref(9), Vref(10), Vref(11), Vref(12), Vref(13) and Vref(14) D2>D1, while in the other ranges D1>D2. In the ranges around Vref(12) and Vref(13) F2>F1, while in the other ranges F1>F2. The same inversion of the control signals for the respective transistors Tdn and Tdp, and Tfn and Tfp respectively as described for the transistors Tbn and Tbp is obtained.
Summarizing it can be ascertained that in the embodiment of
In general, section II comprises 2n−1 three times folding circuits, and in section III there are differential transistor pairs in a cascade configuration 2n−1, 2n−2, . . . , 20 respectively, while inverting circuits are provided, cooperating with the last 2n−2 steps in the cascade configuration. In that case m=3(2n−1) reference voltages are sufficient. In the embodiment of
The embodiments described herein are intended to be taken in an illustrative and not limiting sense. Various modifications may be made to these embodiments by persons skilled in the art without departing from the scope of the present invention as defined in the appended claims. The number of three times cross coupled folding circuits can be different from 3 or 7 as in the embodiments described. Also the number and the structure of the cross coupled folding circuits can be different from those in section III of
The folding circuit according to the invention can be applied in analog-to-digital converters, for example in flash converters to reduce the number of comparators therein, or in converters comprising coarse and a fine resolution conversion. Then it may be possible to realize coarse conversion by a flash converter or a successive approximation converter and a fine conversion after folding according to the present invention; this fine conversion can again be realized by flash conversion or successive approximation conversion. Nevertheless, the combination of flash and successive approximation converters will not be applied very often in practice; flash conversion is applied when a high conversion rate is required, whereas successive approximation conversion needs more time because of its feedback structure.
Scholtens, Peter Cornelis Simeon
Patent | Priority | Assignee | Title |
7515085, | Jun 28 2005 | TELEDYNE E2V SEMICONDUCTORS SAS | Electronic network circuit with dissymmetrical differential pairs |
7839317, | Jul 13 2009 | Folding comparator compatible with level-crossing sampling | |
7999717, | Sep 04 2006 | Sony Corporation | Folding circuit and analog-to-digital converter |
8184032, | Apr 04 2008 | TELEDYNE E2V SEMICONDUCTORS SAS | High-speed analog-digital converter having a signal folding structure improved by reducing the number of elementary cells |
Patent | Priority | Assignee | Title |
5307067, | Apr 20 1992 | Matsushita Electric Industrial Co., Ltd. | Folding circuit and analog-to-digital converter |
5309157, | Nov 06 1992 | National Semiconductor Corporation | Analog to digital converter using folder reference circuits |
5376937, | Feb 22 1993 | Regents of the University of California, The | Folding circuit |
5392045, | Nov 06 1992 | National Semiconductor Corporation | Folder circuit for analog to digital converter |
5835047, | Aug 31 1995 | ST Wireless SA | Folding A/D converter |
6236348, | Sep 19 1997 | Thomson-CSF | Analog/digital converter with tree-structured folding circuit |
6285308, | Mar 23 1999 | U S PHILIPS CORPORATION | Analog-to-digital converting device with a constant differential non-linearity |
6411246, | Dec 22 1999 | Texas Instruments Incorporated | Folding circuit and A/D converter |
6570522, | Jan 11 2002 | International Business Machines Corporation | Differential interpolated analog to digital converter |
6950051, | Dec 26 2003 | Electronics and Telecommunications Research Institute | Analog-digital converter with pipeline folding scheme |
20050083223, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 26 2004 | NXP B.V. | (assignment on the face of the patent) | / | |||
Feb 17 2005 | SCHOLTENS, PETER CORNELIS SIMEON | KONINKLIJKE PHILIPS ELECTRONICS, N V | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017562 | /0045 | |
Jul 04 2007 | Koninklijke Philips Electronics N V | NXP B V | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019719 | /0843 | |
Jul 14 2008 | ST Wireless SA | ST-Ericsson SA | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 037683 | /0128 | |
Jul 28 2008 | NXP B V | ST Wireless SA | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 037624 | /0831 | |
Feb 23 2015 | ST-Ericsson SA | ST-Ericsson SA, En Liquidation | STATUS CHANGE-ENTITY IN LIQUIDATION | 037739 | /0493 |
Date | Maintenance Fee Events |
Mar 28 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 25 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 20 2019 | REM: Maintenance Fee Reminder Mailed. |
Nov 04 2019 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 02 2010 | 4 years fee payment window open |
Apr 02 2011 | 6 months grace period start (w surcharge) |
Oct 02 2011 | patent expiry (for year 4) |
Oct 02 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 02 2014 | 8 years fee payment window open |
Apr 02 2015 | 6 months grace period start (w surcharge) |
Oct 02 2015 | patent expiry (for year 8) |
Oct 02 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 02 2018 | 12 years fee payment window open |
Apr 02 2019 | 6 months grace period start (w surcharge) |
Oct 02 2019 | patent expiry (for year 12) |
Oct 02 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |