The controlled etch into a substrate or thick homogeneous film is accomplished by introducing a sacrificial film to gauge the depth to which the substrate/thick film has been etched. Optical endpointing the etch of the sacrificial film on the etch stop layer allows another element of process control over the depth of the primary trench or via.
|
1. A method for generating a first trench comprising:
depositing an etch stop film over a first layer, wherein the first layer is a c-Si substrate;
depositing a second layer over the etch stop film;
depositing a first photomask layer over the second layer;
patterning the first photomask layer;
patterning the second layer according to the first photomask layer;
patterning the etch stop layer;
removing the first photomask layer; and
patterning the first layer according to the etch stop layer, wherein the second layer terminates the etch, and wherein a depth of the first layer is determined by a relative etch ratio of the second layer to the first layer and the time to etch the second layer over the etch stop film.
3. A method, as defined in
4. A method, as defined in
5. A method, as defined in
6. A method, as defined in
7. A method, as defined in
8. A method, as defined in
9. A method, as defined in
10. A method, as defined in
11. A method, as defined in
depositing a second photomask layer;
patterning the second photomask layer;
patterning the second layer according to the second photomask layer; and
etching the first layer according to the etch stop layer to define an additional trench, wherein the additional trench has a shallower depth than the first trench.
|
This is a Divisional of application Ser. No.10/633,149, filed on Jul. 31, 2003, now abandoned the entire disclosure of which is incorporated herein by reference.
One prior art technique for controlling the etching depth into a film requires embedding etch stop layers at the required trench depth. The etching solution etches the film at a higher rate than the etch stop layer allowing finer control of the depth. While this works acceptably for multiple films deposited on a substrate, e.g. dual damascene process in CMOS technology, it is not practical for etching into a substrate or a very thick homogeneous film.
Another prior art technique, typically used in micro-electromechanical system (MEMS) applications, is to use a silicon-on-insulator (SOI) wafer. The etch stop layers are embedded into the insulator layer. This restricts the manufacturing process to layered silicon-insulator-silicon substrates. Adding etch stop layers into the insulator layer is costly and adds to their manufacturing process complexity.
With both techniques, the embedded etch stop layers can interfere with the morphology and the growth phase of the device film.
The controlled etch into a substrate or thick homogeneous film is accomplished by introducing a sacrificial film to gauge the depth to which the substrate/thick film has been etched. Optical endpointing the etch of the sacrificial film on the etch stop layer allows another element of process control over the depth of the primary trench or via.
An etch stop insulator film is deposited on a first film, e.g. c-Si substrate. A second film, e.g. amorphous Si layer, epitaxial Si, or a sacrificial film is deposited over the etch stop film. The second film is controllably patterned using a C12 based etch chemistry or adequate wet etch chemistry. The etch stop film is then removed using either wet or dry etch chemistry that is highly selective to both the first and second films. The mask is then stripped and then the principal trench is etched into the first film using the second film to terminate etch.
Unlike the prior art, in the present invention, since the substrate/thick film to be etched does not require embedded etch stop layers, there is reduced manufacturing process complexity.
The etch of the film can be precisely controlled by conventional endpointing techniques, e.g. optical emission spectra or interferometry. The endpoint system can be tuned to detect when the etch reaches the etch stop. A timed etch approach may also be employed but will have lesser process control.
The present invention allows devices that require stepped trenches in a film or substrate, e.g. diffractive optical elements, a greater variety of starting materials.
The trench depth into first film can be defined by changing the thickness of second film.
In step 110, an etch stop film, e.g. an oxide, is deposited on a first film. In step 120, a second film is deposited over the etch stop film. Steps 110 and 120 are shown in
A non-iterative processing can be used for Shallow Trench Isolation schemes used in CMOS processes. To create stepped or multi-level trenches, a similar but iterative process with a ‘delayed’ principal trench etch sequence (i.e. the 1st principal trench etch does not occur immediately after the 1st sacrificial+ etch stop etches but as a consequence of the 2nd sacrificial etch) is utilized. In the event that the trench depth has to be changed, the new depth can be defined by changing the thickness of the sacrificial film. By doing so, the substrate specifications as defined with the Silicon wafer vendor can be left unaltered.
In one embodiment using the process outlined in
In another embodiment, the first layer is low-k dielectric, where k is typically between 1 and 3.9, and the second layer is a amorphous silicon.
In another embodiment, a silicon on insulator (SOI) wafer can be purchased from a vendor with the appropriate sacrificial epitaxial Silicon and etch stop insulator layer over the c-Si substrate. Hence, the first film is a c-Si substrate while the second film is the sacrificial epitaxial Si layer. However, any changes to the substrate trench depth will require retargeting the epitaxial Silicon layer thickness leading to an elevation in wafer or substrate cost.
In another embodiment, an etch stop film is deposited on a thick film that has been already deposited on a device wafer or substrate. A sacrificial film, which etches in the same process chemistry as the thick film, is deposited over the etch stop film. The first film corresponds to the thick film, e.g. an inter-level dielectric, while the second film corresponds to the sacrificial film. When the trench depth has to be changed, the new depth can be defined by changing the thickness of the sacrificial film.
The present invention simplifies the processing of diffractive optical elements or other process or device schemes that require stepped trenches in a film or substrate.
It will be obvious to one skilled in the art that a multiple layer etching structure can be created by layer etch stop films and amorphous Si.
Patent | Priority | Assignee | Title |
11756964, | Aug 28 2020 | Samsung Display Co., Ltd. | Method for etching insulating layer, method for manufacturing display device using the same, and display device |
Patent | Priority | Assignee | Title |
4791073, | Nov 17 1987 | Freescale Semiconductor, Inc | Trench isolation method for semiconductor devices |
5651855, | Jul 28 1992 | Round Rock Research, LLC | Method of making self aligned contacts to silicon substrates during the manufacture of integrated circuits |
6140206, | Jun 14 1999 | Chartered Semiconductor Manufacturing Ltd. | Method to form shallow trench isolation structures |
6228277, | Oct 14 1998 | Bell Semiconductor, LLC | Etch endpoint detection |
6583047, | Dec 26 2000 | Honeywell International, Inc. | Method for eliminating reaction between photoresist and OSG |
6903401, | Sep 02 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor devices with conductive lines that are laterally offset relative to corresponding contacts |
6934032, | Sep 30 2002 | Advanced Micro Devices, Inc. | Copper oxide monitoring by scatterometry/ellipsometry during nitride or BLOK removal in damascene process |
6973712, | Mar 07 2002 | Headway Technologies, Inc. | Lead plating method for GMR head manufacture |
20020106887, | |||
EP316550, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 26 2005 | Avago Technologies General IP Pte. Ltd. | (assignment on the face of the patent) | / | |||
Dec 01 2005 | Agilent Technologies, Inc | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE NAME PREVIOUSLY RECORDED AT REEL: 017206 FRAME: 0666 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT | 038632 | /0662 | |
Dec 01 2005 | Agilent Technologies, Inc | AVAGO TECHNOLOGIES GENERAL IP PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017206 | /0666 |
Date | Maintenance Fee Events |
Jun 06 2011 | REM: Maintenance Fee Reminder Mailed. |
Oct 30 2011 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 30 2010 | 4 years fee payment window open |
Apr 30 2011 | 6 months grace period start (w surcharge) |
Oct 30 2011 | patent expiry (for year 4) |
Oct 30 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 30 2014 | 8 years fee payment window open |
Apr 30 2015 | 6 months grace period start (w surcharge) |
Oct 30 2015 | patent expiry (for year 8) |
Oct 30 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 30 2018 | 12 years fee payment window open |
Apr 30 2019 | 6 months grace period start (w surcharge) |
Oct 30 2019 | patent expiry (for year 12) |
Oct 30 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |