There is disclosed a phase locked loop comprising: a phase frequency detector for receiving as a first input a reference signal and for generating a control signal; a voltage controlled oscillator for receiving the control signal and for generating a signal defining an output frequency, a feedback path connecting the output signal to a second input of the phase frequency detector; and a digital accumulator for generating the reference signal under the control of an accumulator reference clock.
|
26. A method, comprising:
generating a first signal and a reference signal at a digital accumulator under the control of a accumulator reference clock signal;
digital to analogue converting the first signal under control of a further clock signal;
receiving at a first input of a phase frequency detector, the reference signal;
generating at the phase frequency detector a control signal;
summing the control signal with the converted first signal;
receiving the summed control signal and generating a signal defining an output frequency; and
generating the further clock signal by dividing the accumulator reference clock signal.
7. A phase locked loop, comprising:
a phase frequency detector configured to receive as a first input a reference signal and to generate a control signal;
a voltage controlled oscillator configured to receive the control signal and to generate an output signal defining an output frequency, a feedback path connecting the output signal to a second input of the phase frequency detector;
a digital accumulator configured to generate the reference signal under the control of an accumulator reference clock, wherein the phase frequency detector circuit receives a further reference signal from the digital accumulator, the reference signal is provided by the most significant bit of the digital accumulator, the further reference signal is provided by at least one further bit of the digital accumulator, the most significant bit is provided to the phase frequency detector via a divider, and the at least one further bit is provided to the phase frequency detector by a latch.
4. An apparatus comprising:
a phase frequency detector comprising first, second and third inputs and an output, the phase frequency detector configured to generate a control signal at the output;
a voltage controlled oscillator configured to receive a signal based on the control signal and to generate at an output a signal defining an output frequency;
a feedback path configured to connect the output of the voltage controlled oscillator to the third input of the phase frequency detector;
a digital accumulator configured to generate first and second signals under the control of an accumulator reference clock signal, the first signal being provided by the most significant bit of the digital accumulator, the second signal being provided by at least one further bit of the digital accumulator, the first signal being provided to the first input of the phase frequency detector via a divider, and the second signal being provided to the second input of the phase frequency detector via a latch.
1. An apparatus comprising:
a phase frequency detector configured to receive at a first input a reference signal and to generate a control signal at an output;
a voltage controlled oscillator configured to receive at an input a signal based on the control signal and to generate at an output a signal defining an output frequency;
a feedback path configured to connect the output of the voltage controlled oscillator to a second input of the phase frequency detector;
a digital accumulator configured to generate the reference signal at a first output under the control of an accumulator reference clock signal;
a summer having a first input connected to the output of the phase frequency detector and an output connected to the input of the voltage controlled oscillator; and
a digital to analogue converter having an input connected to a second output of the digital accumulator, a second input of the summer being connected to an output of the digital to analogue converter, wherein the digital to analogue converter is clocked by a clock signal derived from dividing the accumulator reference clock signal.
17. A phase locked loop, comprising:
a first phase frequency detector configured to receive as a first input a reference signal and to generate a control signal;
a first voltage controlled oscillator configured to receive the control signal and for generating an output signal defining an output frequency, a first feedback path connecting the output signal to a second input of the first phase frequency detector, wherein the feedback path is provided by a mixer; and
a digital accumulator configured to generate the reference signal under the control of an accumulator reference clock signal generated by a further phase locked loop,
wherein the further phase locked loop comprises a reference divider configured to receive a reference clock signal, a phase detector connected to receive an output of the reference divider, and a second voltage controlled oscillator connected to receive an output of the phase detector, an output of the second voltage controlled oscillator forming an input to the mixer and the accumulator reference clock signal, there further being a second feedback path from the output of the second voltage controlled oscillator to the phase detector.
27. An apparatus, comprising:
a phase frequency detector means for receiving at a first input means a reference signal and for generating a control signal at an output means;
a voltage controlled oscillator means comprising an input means for receiving a signal based on the control signal and for generating at an output means a signal defining an output frequency, a feedback path connecting the output means of the voltage controlled oscillator means to a second input means of the phase frequency detector means;
a digital accumulator means for generating the reference signal at a first output means under the control of an accumulator reference clock signal;
summing means having a first input means connected to the output means of the phase frequency detector means and an output means connected to the input means of the voltage controlled oscillator means;
a digital to analogue converter means having a first input means connected to a second output means of the digital accumulator, a second input means of the summing means being connected to an output means of the digital to analogue converter means, wherein the digital to analogue converter means is clocked by a clock signal derived from dividing the accumulator reference clock.
29. An apparatus comprising:
a first phase frequency detector comprising first and second inputs and an output, the phase frequency detector configured to receive at the first input a reference signal and to generate a control signal at the output;
a first voltage controlled oscillator configured to receive a signal based on the control signal and to generate at an output a signal defining an output frequency;
a first feedback path configured to connect the output of the voltage controlled oscillator to the second input of the first phase frequency detector, wherein the feedback path comprises a mixer; and
a digital accumulator configured to generate a signal under the control of an accumulator reference clock signal generated by a phase locked loop, the reference signal being based on the signal generated by the digital accumulator
wherein the phase locked loop comprises
a reference divider configured to receive a reference clock signal;
a second phase frequency detector comprising first and second inputs and an output, the second phase frequency detector configured to receive at the first input an output of the reference divider; and
a second voltage controlled oscillator comprising an input connected to the output of the second phase frequency detector, wherein an output of the second voltage controlled oscillator is connected to an input to the mixer and provides the accumulator reference clock signal; and
a second feedback path configured to connect the output of the second voltage controlled oscillator to the second input of the second phase frequency detector.
2. An apparatus according to
3. An apparatus according to
5. An apparatus according to
6. An apparatus according to
8. A phase locked loop according to
10. An apparatus according to
12. An apparatus according to
13. An apparatus according to
14. An apparatus to
15. An apparatus according to
16. An apparatus according to
18. A phase locked loop according to
19. A phase locked loop according to
20. A phase locked loop according to
21. A phase locked loop according to
22. An apparatus according to
23. A mobile communication system including an apparatus according to
24. A mobile telephone handset including an apparatus according to
25. An integrated circuit including an apparatus according to
28. An apparatus according to
31. An apparatus according to
32. An apparatus according to
33. An apparatus according to
|
The invention relates particularly, but not exclusively, to an accumulator based, phase locked loop system, such as is typically used in a telecommunications system. However, the invention could equally be applied in other applications relying on a frequency synthesiser or a phase modulated signal source.
Frequency synthesisers are an integral part of any modern communications system, especially any coherent system dependent upon a steady phase difference between each element in the communication network.
Advancing technology has made possible the use of adaptive beam steering using multiple antennas to provide a focused beam between transmitter and receiver systems, allowing the dual benefits of increased cell capacity with increased rejection of interfering signals. The ability to adjust the output phase of the frequency under digital base-band control is particularly useful as it can reduce the component count used in a transmitter system. Similarly a system which can accurately provide a phase modulated radio frequency signal offers the potential for higher levels of component integration.
Reference is made to
The synthesiser 10 comprises a phase detector 2, a low-pass filter 4, voltage controlled oscillator (VCO) 6, a divider 8, and an optional integer “R” divider 12. A signal having a required output frequency is generated at the output of the VOC 6.
Essentially there are two variants to this type of synthesiser, employing either fixed integer dividers or modulated dividers, by a suitably adjusted data stream, which constantly adjusts the integer divider value in the divider 8. Modulated dividers are also known as fractional-N dividers. The parasitic modulation of the divider output signal is itself modulated by this modulated data stream to ensure the remainder of the phase locked loop can remove this parasitic modulation, whilst preserving the advantages it offers.
Both types of phase locked loops use a phase frequency detector 2, which is commonly a digital element, to compare a fed back voltage controlled oscillator output with an incoming reference signal, to which the system is phase locked. The output of the phase frequency detector 2 can be a series of either current or voltage pulses, which are filtered by the loop filter 4 to give a small error voltage. This small error voltage complements the voltage pedestal at the output of the loop filter, ensuring the VCO remains phase locked. The error voltage is the correction voltage supplied to the VCO, to suppress the excess phase noise of this device to levels determined by the phase locked loop dynamic characteristics. The VCO is the device controlled by this negative feed back closed loop system. To provide a frequency translation back to the phase frequency detector 2, for comparison with the reference signal, the series divider circuit is used. If fractional-n dividers are used, as shown in
Digital dividers have the net effect of raising the phase noise of the system because their dividing action in the feed back path of the system translates to a multiplication of PFD related noise in the through transfer characteristic of the phase locked loop.
Arrangements using digital dividers in their feed-back path offer limited noise performance preventing their simple implementation in new, more demanding, communication system applications.
Single loop fractional-N techniques, described earlier, have been adapted to improve on divider limitations by raising the sampling frequency seen at the digital phase frequency detector input to reduce these division values. However, a point is reached where the sampling frequency approaches half the synthesiser's output frequency (for a minimum division value of 2). Beyond this point only another 3 dB of improvement might be possible, although this still does not guarantee that the resulting in-band phase noise becomes acceptable.
Also known is the use of phase locked loops employing a mixer as a frequency translation element, in order to improve the in-band phase noise using a combination of analogue phase locked loops and direct digital synthesisers. In an alternative PLL arrangement, a mixer arrangement is used in place of the divider 8. When mixers are used, additional signal sources are required to provide this frequency translation. Mixers do not raise the in-band phase noise levels, because their action is to subtract two signals in the feed back path, giving no change in phase at the mixer output, and hence no adverse effect to a system which tracks only phase. A phase locked loop using a mixer has a minimal multiplication of any spurious energy injected into the reference input.
The direct digital synthesisers provide the necessary frequency interpolation required for attaining the specified frequency steps at the phase locked loop output. Reference is made to the Qualcom application note AN2334-4, (1990) and U.S. Pat. Nos. 4,965,533, and 5,184,093 on the subject.
Alternatively the direct digital synthesiser is applied to the phase frequency detector input, with a consequent spurious degradation seen at the phase locked loop output.
A phase locked loop possesses a typical transfer characteristic of a band-pass system. This band-pass is filter characteristic is centred about the output VCO's signal, which at high frequencies (given the low loop bandwidths of the phase locked loop) represents a very high “Q” factor that cannot be achieved any other way.
The alternative to analogue phase locked loops, as described herein above, are direct digital synthesisers. Direct digital synthesisers are not phase locked systems, as they do not possess a feedback path between their output and inputs. They are capable of open loop operation because their all-digital nature guarantees repeatable outputs under all conditions. They do not suffer from the vagrancies of analogue systems. The basic concept of direct digital synthesisers remains unchanged from the original paper presenting the idea given in 1971. As shown in
The purpose of the digital accumulator 14 is to digitally integrate the digital input word provided on an input thereto, resulting in a ramp output at the required frequency. This defines the digital input word as a phase value equivalent to the phase difference over one accumulator clock period to give the required output frequency. Every time the accumulator overflows the “carry out” bit is ignored and the accumulator output re-starts it's integration sequence, giving an output word pattern resembling a ramp. The length of the digital accumulator 14 determines the phase resolution available for each accumulator clock cycle and hence the accuracy of the output frequency. Using this concept of phase increments, the required digital input word for a given output frequency can be calculated using the expression:
In a practical system the length of the accumulator data word exceeds the resolution of the following sine look up table, therefore only the “P” most significant bits are fed into the sine look up table. The value of “P” depends upon the combined width of the sine look up table and any compression circuitry used to mirror and invert the output of the sine look-up table output. It is the function of the sine look-up table 16 to convert the truncated accumulator equivalent phase value to a digital equivalent amplitude value, using a sine or cosine transfer characteristic. This digital amplitude is converted into an analogue signal level using a digital to analogue converter 18 clocked at the same frequency as the digital accumulator 14. In some direct digital synthesiser designs additional pipelining circuitry may be added to overcome circuit settling times allowing higher frequencies of operation. There is no effect on the quality of the output signal, with such pipelining only a slight phase delay is incurred between a change in digital input to analogue output.
Direct digital synthesisers are comprised of all digital elements making them suitable for integration into a chip. However one major performance limitation is the digital-to-analogue converter at the output. This digital-to-analogue converter generates problems; reducing the spurious free dynamic range and raising the noise floor. To minimise these effects caused by sampling and aliasing during the digital-to-analogue converter operation, the passive reconstruction filter 22 is normally used to “clean-up” the signal before it is used in the remainder of the system it is employed to drive.
Direct digital synthesisers cannot operate at the required local oscillator frequencies of contemporary mobile communication systems with the necessary noise and spurious performance. Therefore in current known solutions direct digital synthesisers are combined with analogue or digital phase locked loop techniques, to perform the necessary up-conversion of their lower frequency signals.
As described hereinabove, any phase locked loop employing a digital divider in its feedback path possesses gain. Therefore any small direct digital synthesiser related spurious products would be subject to this gain, usually raising their level to unacceptable levels. Analogue loops using only a mixer in the feedback path have no such gain, giving a unity translation of input DDS spurious levels.
It is an aim of the present invention to provide a solution which overcomes the above-stated problems.
In accordance with the present invention, there is provided a phase locked loop comprising: a phase frequency detector for receiving as a first input a reference signal and for generating a control signal; a voltage controlled oscillator for receiving the control signal and for generating a signal defining an output frequency, a feedback path connecting the output signal to a second input of the phase frequency detector; and a digital accumulator for generating the reference signal under the control of an accumulator reference clock.
Preferably there is further provided a summer having a first input connected to the output of the phase frequency detector and an output connected to the input of the voltage controlled oscillator, and a digital to analogue converter having a first input connected to the output of the digital accumulator, a second input of the summer being connected to the output of the digital to analogue converter.
Preferably the digital to analogue converter is clocked by a clock signal derived from dividing the accumulator reference clock.
The digital to analogue converter may be connected to the digital accumulator via a latch. The latch may be clocked by the clock signal derived from the accumulator reference signal.
The accumulator reference clock may be divided on input to the accumulator. The digital to analogue converter may be connected to the digital accumulator via a look-up-table. The look-up-table may be one of either a sine look-up-table or a cosine look-up-table.
The phase detector circuit may receive a further reference signal from the digital accumulator.
The reference signal may be provided by the most significant bit of the digital accumulator, and the further reference signal is provided by at least one further bit of the digital accumulator.
The most significant bit may be provided to the phase detector via a divider, and the at least one further bit is provided to the phase detector by a latch. The latch may be clocked by a divided version of the accumulator reference clock.
The feedback path may be provided by a divider.
The accumulator reference clock may be provided by a reference clock generator.
The feedback path may be provided by a mixer. The mixer may receive as a first input the signal defining the output frequency and as a second input the accumulator reference clock. The accumulator reference clock may be generated by a further phase locked loop. The further phase locked loop may generate the accumulator clock as its output signal and receives a reference clock signal as the input reference signal. The digital accumulator may receive the accumulator reference clock, and the mixer receives a further accumulator reference clock. The accumulator reference clock and the further accumulator reference clock may be provided by first and second further phase locked loops.
The further phase locked loop circuit may comprise a reference divider for receiving a reference clock signal, a phase detector connected to receive the output of the reference divider, and a voltage controlled oscillator connected to receive the output of the phase detector, the output of the voltage controlled oscillator forming the second input to the mixer and the clock input for the digital accumulator, there further being a feedback path from the output of the voltage controlled oscillator to the phase detector of the reference generating circuit.
The feedback path may comprise a divider.
There may further be provided a low pass filter at the input to the voltage-controlled oscillator of the further phase locked loop.
The digital accumulator may receive as an input a digital frequency input word.
There may further be provided a low pass filter at the input of the voltage-controlled oscillator.
There may further be provided an IF filter at the output of the mixer.
A mobile communication system may include a phase locked loop as described. A mobile telephone handset may include a phase locked loop as described. An integrated circuit may include a phase locked loop as described.
The invention uses a variety of commonly available elements to derive a frequency synthesiser based system optimised for phase noise and lock time. Particular attention has been given to optimising the application of each element within the system so they serve their purpose without duplication. This invention relates to a variety of systems all using a digital accumulator core. The second part of this invention relates to using digital dividers to offset some of the limitations of this technique. The applicability of these dividers and their obvious advantages applies equally to other existing applications of direct digital synthesisers.
This invention offers both static phase coherency and dynamic phase adjustment.
The invention will now he described with reference to the accompanying Figures, in which:
Referring to
Referring to
The synthesisers described herein in accordance with the invention with reference to
With this simple scheme as illustrated in
Referring to
The latch 62 and digital-to-analogue converter 60 may be clocked directly by the clock signal on line 34 generated by the reference clock 28. However in a preferable implementation of the invention, and as discussed in further detail herein below, the clock signal on line 34 may be divided by the divider 68 to generate a reduced clock on line 70 for clocking both the latch 62 and the digital-to-analogue converter 60.
There are some integer frequencies at which the digital information being passed into the digital-to-analogue converter are not able to correctly compensate for the modulation available on the “MSB” data bit. To overcome this problem the divider 68 feeding the digital-to-analogue converter is adjusted for those frequencies.
The preferable lower frequency digital-to-analogue converter 60, clocked by reduced clock signal 70, serves to sub-sample the Phase information available in the digital accumulator and apply this information as a correction to the output of the phase frequency detector 2 in the analogue phase locked loop. For lower frequency applications, the digital-to-analogue converter need not sub-sample the accumulator's contents and the accumulator contents may be fed directly into the digital to analogue converter and the latch 62 and the divider 68 not utilised.
The data output from the sub-sampled digital accumulator 26 may, in a further modification, be fed through a simple passive-shaping look up table or active noise shaping element, to reduce the spurious energy parasitic to the digital to analogue conversion operation. This noise shaping entity could also use the most significant bit MSB as one of it's inputs.
One distinct advantage of digital accumulators is their inherent ability of produce absolute frequencies with frequency resolutions limited only by the accumulator length. Therefore as a means of minimising spur problems adjustable digital dividers can be additionally used to divide down the master clock frequency into the accumulator, as is illustrated by
Referring to
It is necessary for the frequency word 30 programmed into the digital accumulator 26 to be modified to accommodate a division value D in the digital divider 80 of
The digital divider 80 effectively changes the clock frequency driving the accumulator 60, thereby altering the positions of the inter-multiplication products responsible for spurious products. This technique enables the strongest of these products to be avoided, but does not remove them in all cases. The modification to the formula given earlier above is:
Where “D” is the preceding reference clock division value, i.e. the division value of the divider 68.
Using the digital divider 80, has the advantage of reducing the overall clock frequency of the digital accumulator 26 whilst still reducing the stronger spur levels of higher frequency accumulators. This is made possible because the divider 80 can be adjusted for each frequency to ensure the stronger accumulator spur “hot spots” are avoided.
Reducing the clocking frequency of the digital accumulator has the additional distinct advantage of reducing the overall system power during normal operation.
The advantageous divider as illustrated with reference to
Referring to
The position of the frequency spurs bears a simple relationship with the master clock (ie the reference clock 28) frequency, which can be calculated using the accepted inter-modulation formula:
Spur Frequencies=±N×FAccumulator±M×FDigital Equivalent Output Frequency
Where N and M are integers.
What are the integers N and M—how are they derived/determined. The integers n and m range from negative to positive offsets. For example, n is kept at a particular integer value within the offsets, whilst m is varied across the offsets. This is done for every value of n, and in this way a graphical table of values can be established. In this way, the above equation may be used to predict where spur energies will fall for any given output frequency.
The principle of utilising a digital divider to reduce the clock frequency of the digital accumulator 26 and thereby minimise frequency spurs can also be applied to direct digital synthesisers. Referring to
Similarly referring to
When the output frequency of the digital accumulator 26 is known to fall close to one of the problem frequencies, determined using the expression for spur frequencies stated above, the digital divider 80 is reprogrammed. This requires the digital accumulator 26 to also be reprogrammed to synthesise another frequency which is removed from the vicinity of the known problem frequency. Consequently, the output frequency of the digital accumulator 26 will be correct to drive the phase locked loop, but will possess lower unwanted spur energy.
In an alternative arrangement the digital-to-analogue converter 60 of
Such an alternative arrangement is illustrated in
The direct digital synthesiser mix-down phase locked loop of
Digital phase information is continuously loaded into the phase frequency detector 112, where the value is compared to the current phase offset it has determined allowing it to decide an output value. Using the more complex digital phase frequency detector 112, it is possible to utilise more of the data values available in the digital accumulator without using (or supplementing) the DAC.
Important to the invention is the integration of each element's functionality within the system to avoid unnecessary duplication. Using only the digital accumulator 26 as shown in
In each of the above example implementations of the present invention a mix-down approach has been included with the digital divider approach. Using the mix down approach in the analogue phase locked loop removes sufficient closed loop gain reducing the amplification of digital phase/frequency detector noise and any residual spur energy. Therefore, in contrast to the low loop bandwidths used in standard phase locked loops, this loop requires a large loop bandwidth (which is ideal for very fast lock times) to minimise the overall phase noise profile seen at the output.
In the examples given hereinabove illustrating the invention being utilised in a mix-down approach, a single PLL is shown providing the clock signal to the accumulator 26 and the mixer 40. However the invention is not limited to such an arrangement. In one alternative, the respective clock signals provided to the accumulator 14 and the mixer 40 may be provided by separate PLLs, each driven by a common reference signal.
For all the above examples the input to the digital accumulator 26 can be used for absolute phase adjustment of the analogue output signal. Alternatively it can be used for phase modulating this output signal to accurately reproduce any phase modulated output at much higher frequencies. This phase modulation capability could also be used to introduce noise shaping into the system to reduce the spur energy still further. Any sigma delta or noise dithering scheme could be employed.
It should be noted that the invention has been described herein with reference to particular examples. The invention is limited in its scope by the appended claims, and the applicability of the present invention may be broader than that as discussed above in the examples given.
Patent | Priority | Assignee | Title |
10205457, | Jun 01 2018 | JOSEFSBERG, YEKUTIEL, MR | RADAR target detection system for autonomous vehicles with ultra lowphase noise frequency synthesizer |
10404261, | Jun 01 2018 | JOSEFSBERG, YEKUTIEL, MR | Radar target detection system for autonomous vehicles with ultra low phase noise frequency synthesizer |
10659060, | Sep 27 2018 | Skyworks Solutions, Inc | Spur cancellation with adaptive frequency tracking |
10680622, | Sep 27 2018 | Skyworks Solutions, Inc | Spur canceller with multiplier-less correlator |
10819353, | Oct 04 2019 | Skyworks Solutions, Inc | Spur cancellation in a PLL system with an automatically updated target spur frequency |
11038521, | Feb 28 2020 | Silicon Laboratories Inc. | Spur and quantization noise cancellation for PLLS with non-linear phase detection |
11095295, | Jun 26 2018 | Skyworks Solutions, Inc | Spur cancellation for spur measurement |
11316522, | Jun 15 2020 | Silicon Laboratories Inc.; Silicon Laboratories Inc | Correction for period error in a reference clock signal |
11418204, | Dec 22 2020 | STMicroelectronics International N.V. | Phase lock loop (PLL) with operating parameter calibration circuit and method |
11855649, | Jun 26 2018 | Skyworks Solutions, Inc. | Spur cancellation for spur measurement |
7759993, | Aug 06 2008 | Qualcomm Incorporated | Accumulated phase-to-digital conversion in digital phase locked loops |
8736326, | Feb 08 2013 | NATIONAL SUN YAT-SEN UNIVERSITY | Frequency synthesizer and frequency synthesis method thereof |
8872559, | Dec 11 2012 | Princeton Technology Corporation | Numerically controlled oscillator and digital phase-locked loop |
9093996, | Dec 19 2011 | FURUNO ELECTRIC COMPANY LIMITED | Direct digital synthesizer, reference frequency generating device, and sine wave outputting method |
9660655, | Jun 18 2015 | JOSEFSBERG, YEKUTIEL, MR | Ultra low phase noise frequency synthesizer |
9705511, | Jun 18 2015 | JOSEFSBERG, YEKUTIEL, MR | Ultra low phase noise frequency synthesizer |
9729158, | Jun 18 2015 | Ultra low phase noise frequency synthesizer | |
9762251, | Jun 18 2015 | JOSEFSBERG, YEKUTIEL, MR | Ultra low phase noise frequency synthesizer |
Patent | Priority | Assignee | Title |
4768167, | Sep 30 1986 | International Business Machines Corporation; INTERNATIONAL BUSINESS MACHINES CORPORATION, A CORP OF NY | High speed CMOS latch with alternate data storage and test functions |
4817197, | Jul 18 1986 | NTT Mobile Communications Network Inc | Mobile communication apparatus |
4829554, | Jan 31 1985 | MLMC, LTD | Cellular mobile telephone system and method |
5656954, | Nov 17 1994 | Mitsubishi Denki Kabushiki Kaisha | Current type inverter circuit, current type logic circuit, current type latch circuit, semiconductor integrated circuit, current type ring oscillator, voltage-controlled oscillator and PLL circuit |
5905388, | Jan 06 1995 | X Integrated Circuits B.V. | Frequency synthesizer |
5909474, | Dec 19 1995 | Kabushiki Kaisha Toshiba | Phase-locked loop system |
6122326, | Dec 13 1994 | Hughes Electronics Corporation | High precision, low phase noise synthesizer with vector modulator |
6157271, | Nov 23 1998 | QUARTERHILL INC ; WI-LAN INC | Rapid tuning, low distortion digital direct modulation phase locked loop and method therefor |
20020008588, | |||
20020089356, | |||
DE19653022, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 04 2002 | Nokia Corporation | (assignment on the face of the patent) | / | |||
Mar 21 2004 | THOMPSON, IAN | Nokia Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015948 | /0425 | |
Jan 16 2015 | Nokia Corporation | Nokia Technologies Oy | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041005 | /0918 |
Date | Maintenance Fee Events |
Sep 21 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 05 2016 | REM: Maintenance Fee Reminder Mailed. |
Jun 24 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jun 24 2011 | 4 years fee payment window open |
Dec 24 2011 | 6 months grace period start (w surcharge) |
Jun 24 2012 | patent expiry (for year 4) |
Jun 24 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 24 2015 | 8 years fee payment window open |
Dec 24 2015 | 6 months grace period start (w surcharge) |
Jun 24 2016 | patent expiry (for year 8) |
Jun 24 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 24 2019 | 12 years fee payment window open |
Dec 24 2019 | 6 months grace period start (w surcharge) |
Jun 24 2020 | patent expiry (for year 12) |
Jun 24 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |