An integrated circuit chip (IC) is equipped with a device for preventing reverse engineering by monitoring light emissions emitted from transistors and such electrically active devices in a circuit located in the IC. The device emits extraneous randomized light emissions in substantial close proximity to the transistors to hide a pattern of light emissions emitted from the transistors. As one feature, the device can include a source of randomized light emissions in substantial close proximity to the transistors to hide a pattern of the emitted light from the transistors in randomized light emissions emitted by the source. As a second feature, the device can emit the randomized light emissions by randomly delaying an electrical signal that is electrically coupled to the transistors and, in response to the randomly delayed electrical signal, the transistors randomly emitting light emissions thereby hiding a separate pattern of light emission emitted from the transistors.
|
1. A circuit supporting substrate comprising:
an electrical circuit disposed on the circuit supporting substrate, the electrical circuit including at least one active device that, during electrical operation, emits light from the at least one active device; and
means for hiding a pattern of the emitted light from the at least one active device by emitting randomized light emissions in substantial close proximity to the at least one active device.
5. An electronic device with a facility for hiding a pattern of light emission emitted from at least one active device in the electronic device, comprising:
an electrical circuit including at least one active device that, during electrical operation, emits light from the at least one active device; and
means for hiding a pattern of the emitted light from the at least one active device by emitting randomized light emissions in substantial close proximity to the at least one active device.
2. The circuit supporting substrate of
3. The circuit supporting substrate of
4. The circuit supporting substrate of
6. The circuit supporting substrate of
7. The circuit supporting substrate of
8. The circuit supporting substrate of
|
This is a divisional of application Ser. No. 10/324,963 filed Dec. 20, 2002, now U.S. Pat. No. 7,115,912 which is a divisional of Ser. No. 09/603,570 filed Jun. 23, 2000, now U.S. Pat. No. 6,515,304. The entire disclosures of prior application Ser. No. 10/044,720 now U.S. Pat. No. 7,115,912 and Ser. No. 09/603,570 now U.S. Pat. No. 6,515,304 are herein incorporated by reference.
1. Field of the Invention
This invention generally relates to reverse engineering of integrated circuits by optical monitoring and analysis, and more particularly to devices for defeating such reverse engineering of integrated circuits.
2. Description of the Prior Art
The term “reverse engineering” has the general meaning of understanding how any item operates or was constructed, based mainly on knowing the general function of the item and any information that can be learned by direct examination of the item itself. Reverse engineering is considered “non-destructive” if the item is still functional at the end of the reverse engineering process.
With regards to an integrated circuit (IC) made up from transistors, diodes, and passive devices, reverse engineering can be applied to either (i) determine the processes and materials that went into the IC manufacturing process, or (ii.a) determine the physical locations of the subcircuits or circuit elements comprising the IC, (ii.b) determine the logical functions and other functional characteristics of the subcircuits or circuit elements comprising the IC, (ii.c) determine the device-level schematic of the transistors comprising each subcircuit or circuit element, (ii.d) determine the performance of the subcircuits or circuit elements comprising the IC and (ii.e) determine stored information necessary for the operation of some circuit. In this disclosure, we are concerned with defeating certain of these second types of reverse engineering.
Conventional methods of reverse engineering are usually physical methods that are often destructive of an IC. Often these methods require unpackaging, and sometimes at least partially dissecting the IC, making it very difficult to use the IC afterwards. Further, these prior art methods typically involve significant manual intervention by technical personnel. Therefore, the methods can be tedious and inefficient. In addition, some kinds of information about circuits, such as the contents of non-volatile semiconductor memories often cannot be obtained by disassembly of the chip.
The least destructive, or non-destructive, methods for reverse engineering, such as looking at power consumption or looking at RF emissions from an IC, normally have limited or no spatial resolution. Therefore, they usually cannot provide information at the gate level about either the physical location of subcircuits of the chip or the device-level schematic of the transistors comprising each subcircuit. They cannot generate this kind of information in reverse engineering a circuit. They therefore make little use of information about the spatial layout of a chip that can be readily obtained by optical inspection. Reverse engineering a complex IC without spatial information about specific devices that are in close proximity to each other on the IC can be very difficult with these methods. Additionally, such conventional techniques are readily defeated by a number of simple countermeasures that are well known.
In view of the above mentioned problems with prior art methods of reverse engineering, the present inventors have taught methods for reverse engineering by monitoring induced light emissions from the active elements in integrated circuit (IC) chips in a co-pending patent application Ser. No. 09/468,999, entitled “Method And Apparatus For Reverse Engineering Integrated Circuits By Monitoring Optical Emission”, filed on Dec. 21, 1999, by inventors Kash et al., and the teachings of which are incorporated herein by reference. Generally, light emissions from active elements can be monitored using methods and apparatus that have been taught in the following identified co-pending patent applications, the first one being numbered Ser. No. 08/683,837, entitled “Noninvasive optical method for measuring internal switching and other dynamic parameters of CMOS circuits”, filed on Jul. 18, 1996, by inventors Kash et al., and the second one being numbered Ser. No. 09/026,063, entitled “System and method for compressing analyzing time-resolved optical data obtained from operating integrated circuits”, filed on Feb. 19, 1998, by inventors Kash et al., and which are both owned by the assignee of the present invention, and the teachings of which are incorporated herein by reference.
The methods of reverse engineering integrated circuits by monitoring induced light emissions from the active elements in IC's, such as taught by the present inventors in co-pending patent application Ser. No. 09/468,999, are a very powerful tool for extracting information from an integrated circuit as well as for determining the circuit topology. A manufacturer of an integrated circuit, in certain applications, may wish to protect an integrated circuit from such reverse engineering analysis. For example, a SmartCard or other secure electronic device that contains at least one IC with confidential information may need its electronic memory protected from unauthorized reverse engineering.
The above optical methods of non-destructively obtaining information about the design, operation, programmable parameters, and performance of an integrated circuit represent one possible approach to reverse engineering an integrated circuit by combining the physical appearance of the circuit elements, and using the effect of the operation of the circuit on light. Other approaches producing similar information include the measurement of the modulation of a light beam by voltages in an IC.
Accordingly, the inventors of the present invention recognize a need for a manufacturer of an integrated circuit to efficiently limit the information provided by the generation and/or the detection of induced light emissions and/or the modulation of the optical response from the active elements in IC's to defeat such reverse engineering as discussed above.
An invention discussed in co-pending patent application Ser. No. 09/468,999, entitled “Method And Apparatus For Reverse Engineering Integrated Circuits By Monitoring Optical Emission”, filed on Dec. 21, 1999, by inventors Kash et al. facilitates non-destructive reverse engineering by monitoring induced light emissions from active elements or active devices in an integrated circuit, the teachings of which are incorporated herein by reference.
A publication by H. Heinrich (IBM J. Research and Development 34, 162 (1970)) discloses facilitating non-destructive reverse engineering by monitoring the modulation of a reflected light beam by parts of active elements or active devices in an IC, the knowledge of which is incorporated herein by reference. Specifically, reflection of light occurs at interfaces between materials with different properties. Examples of such interfaces include metals placed on semiconductor to form Schottky barrier devices, and the region between an n and a p doped semiconductor. The magnitude of the reflectivity depends on the difference of the optical frequency dielectric constants on the two sides of the interface. The presence of a voltage drop across an interface such as occurs between a metal and a semiconductor, or between an n and a p doped region of a semiconductor can also modify the reflectivity of the interface. A time varying voltage across such an interface produces a time varying modulation of the reflectivity from the interface that can be measured and used to obtain information about the time varying voltage. The source and drains of field effect transistors consist of p-n junctions. As the output of the transistor is switched, the p-n junctions go from unbiased to reversed biased. The reflection of a laser beam incident on this interface can sense changes in the voltage across the interface. The light emitted from the active device, as a result of the reflection of the laser beam on the interface, can be monitored external to an integrated circuit chip to sense electrical changes in the interface. These light emissions may allow external monitoring to reverse engineer the circuit.
Referring to
The PICA system 102 is an imaging system that simultaneously collects space and time information from every part of an IC so a monitoring system does not have to move from one device to another device in a circuit while collecting data. The PICA system 102 simultaneously collects data from all of the devices (circuit elements) in a circuit in an IC. Normally, optical emissions induced from one or more devices in an IC are monitored across a planar view of the IC via a lens 118 and a PICA detector 116.
Typically, spatial information is collected, by spatial data capture means 110, by using an X-Y grid to define a planar position in a viewing plane for light emissions. Time information is collected, by timing data capture means 112, by comparing occurrences of light emissions from devices in the circuit of the IC with a standard time base and a start reference signal that is normally injected into the IC to induce the light emissions. Using the PICA system 102 to monitor time and space information of patterns of light emissions from devices in circuits in an IC under test can yield reliable and efficient mapping of such devices and circuit.
Analysis of the data collected from the PICA system in conjunction with information already known and stored in memory 128 about the integrated circuit normally results in new information that is then additionally known and stored in memory 128 about the integrated circuit under test. This new information is additionally stored in the known information memory 128 to allow iterative reverse engineering of a circuit under test utilizing progressively more known information about the circuit under test. This progressive uncovering of information provides a process for reverse engineering circuits within an integrated circuit.
The reverse engineering system, for example, captures time based patterns of optical pulses emitted upon injection of a signal into the IC, then followed by the optical emissions emitted, say, 50 or 100 picoseconds later, and then followed by a next set of patterns of optical emissions occurring at some time interval thereafter. By sampling at periodic time intervals, the reverse engineering system would time order the patterns of optical emissions being collected by the PICA system 102. This provides a set of patterns that can be compared against known reference patterns for known devices, etc., to assist in reconstructing a circuit model of devices in a circuit in an IC.
The reverse engineering system typically compares a collected and measured pattern to a reference pattern to determine what a PICA emission pattern from a device, such as an inverter latch in an IC, ought to look like. The reverse engineering system could then correlate which of the emission spots were caused by each candidate latch under test.
The reverse engineering system correlates the pattern of emissions that were sampled and measured from a circuit supporting substrate, such as an IC, to a candidate reference model (profile) of what emission patterns for an inverter latch should look like. The reverse engineering system matches the sampled patterns of optical emissions to certain profiles of emissions that represent standard profiles, such as for an inverter latch, that are stored in a database in a computing system in the reverse engineering system.
If enough points in the sampled pattern match points in the stored reference pattern then the likelihood is that the measured sample matches the stored reference pattern, such as representing an inverter latch. On the other hand, if not enough points match between the sampled pattern and the current reference pattern, then the reverse engineering system would go to attempt to match a next likely device reference profile pattern stored in the database.
The reverse engineering system preferably includes a database of standard reference profiles for a number of circuit elements that are expected in a certain IC or that would be likely in a certain IC. The reverse engineering system utilizes the stored profiles of devices that are expected to be in a circuit in the IC under test to attempt to create a model of the circuit. By using the PICA system to look at the layout of the circuit as indicated by optical emissions, for example, a series of latches may become visible to the PICA system optically recognized in some kind of a line, e.g., a circuit segment, of similar structures repeating several times, e.g., such as representing several latches in a circuit. The layout of optical emissions indicates the series of latches. Using the PICA system the reverse engineering system collects the optical emissions from the circuit under test.
The PICA system 102, as discussed above, operates as an imaging system to simultaneously capture space and time information from every part of the IC. Optical emissions from the IC are monitored over a spatial grid over the IC (space information) and across a number of defined time intervals (time information).
The PICA system 102 can capture a snapshot in time with a pattern of optical emissions. This could be analogized to taking a still picture of a pattern of optical emissions at a point in time. A sequence of such snapshots can also be captured. This may be analogized to taking a movie of the optical emissions. Additionally, the PICA system can capture a time response for any plurality of pixels thereby capturing patterns over time. A time response from any such plurality of pixels is referred to as an optical waveform.
For example, a reverse engineering system can determine the location of an FET device, such as by the X-Y coordinates of optical emissions from the FET when monitoring a circuit in an IC. Additionally, a time response of the light emissions from that FET can be monitored, such as by monitoring optical waveforms for each pixel in the pattern of light emissions from the FET. For example, these waveforms can indicate a series of states, e.g., ON-OFF, of an FET transistor switch.
The time response is measured against a triggering time base signal provided by electrical circuit tester 114 to the IC under test. This external trigger signal is also provided from the circuit tester to the timing data capture means to synchronize the PICA system monitoring time base with the injection signal being provided to the IC to exercise the circuit elements under test. The triggering signal indicates to the PICA system when the injection signal starts exercising the circuit in the IC. This provides a time reference for measuring time intervals to capture the optical waveforms synchronized to a known time base.
The reverse engineering system typically repeats the circuit test many times, i.e., repeats the at least one test vector many times by repeatedly injecting the test signal into the IC. This repeated circuit exercising allows repeated monitoring of the light emissions of the devices in the circuit under test in response to a known injection signal. The PICA system in this way can repeatedly capture the optical emissions and the reverse engineering system thereby creates a measured profile of each of the devices in the circuit under test. After repeating the at least one test vector for many times, the PICA system has captured a profile of the optical emissions from each one of the transistors.
The reverse engineering system can determine a clock signal distribution network across an IC to determine, for example, major logic blocks within an IC that are usually all linked to a common clock signal. Most IC's have publicly available test vectors for powering and exercising the clock circuit for the IC. This is a commonly available test vector to circuit designers. Once the clock power circuit is exercised by the circuit tester, the PICA system can monitor light emissions from across the IC to identify the location of timing circuit elements across the IC.
As illustrated in
The read out control circuit, in response to repeatedly reading out the value of a memory cell, repeatedly emits a pattern of light emissions that can be collected by the PICA system 316 to capture a profile of the read output of the memory cell. For example, the PICA system can determine the read output of a ROM cell. This creates a profile of the contents, or value, of the ROM cell by monitoring the light emissions therefrom during repeated read cycling of the output circuits of the ROM cell. The light emissions are collected with the PICA system 316 that is time synchronized to the circuit tester. The PICA system 316 in this way measures and profiles the wave forms from the ROM read out buffer.
If the design of the memory cell read out buffer is known and preferably can be exercised, then one can simulate what optical wave form would be expected for a ROM cell value equal to zero and similarly what optical wave form would be expected for a ROM cell value equal to one. Typically, a one to zero transition at the output of a readout buffer will produce a much larger pulse of optical emissions than a zero to one transition. By monitoring these transitions relative to a known time base the reverse engineering system can determine the value stored in the ROM. The reverse engineering system 102 would compute both simulations for zero-to-one and for one-to-zero transitions and would have them stored in a database as known profiles or templates. Then, the reverse engineering system would compare them to the “unknown” measured profile to determine which simulation matched a best fit to the pattern in the measured profile. The result 328 then would indicate whether a ROM cell was at the value of zero or at a value of one.
Additionally, it is often useful to determine the performance of subcircuits as part of reverse engineering, so as to determine the ultimate capabilities of the circuit, such as speed, tolerance under certain environmental conditions such as high temperature, and radio frequency interference immunity. Performance of circuits under varying environmental conditions can also be monitored by the PICA system 102 for analysis in a reverse engineering application.
Similarly, if a light beam is incident on an interface of an IC across which a voltage is developed, changes in the voltage will produce a modulation of the reflectivity of the interface. This produces detectable changes in the reflected light from the interface at which the time varying voltage is developed. This creates a detectable optical waveform of the time varying voltage. By measuring the optical waveforms of the inputs and outputs of a circuit element, this can be used to create a profile of the function of the gates in the circuit.
The IC 402 typically includes various layers. At least one metallization layer 404 supports various metal circuit structures, such as runners and connections 405, to interconnect circuit elements in the IC 402. At least one circuit supporting layer 406 supports circuit elements, such as the FET 412. An insulation layer 408 may be included in the IC 402. A silicon substrate layer 410 typically provides a foundation layer in the IC 402. The FET 412 and its parts can interact with photons during operation. This can take the form of optical emissions 414 that can be monitored as front side emissions 416 (front side of the IC 402) and as back side emissions 418 (back side of the IC 402). Changing voltages in different parts of the FET can induce reflectivity changes at these parts.
As shown in
An opaque or absorbing layer, herein interchangeably referred to as opaque, blocks optical signals 416 and 418 from external monitoring according to a preferred embodiment of the present invention. An opaque layer or structure may be placed at least partially covering a circuit of interest. Preferably, removal of the opaque layer or structure results in impaired function of the electrical circuit of interest. For example, partial removal of a ground plane (opaque layer) may destroy noise immunity between circuits in the IC and therefore impair functions of the circuit of interest. Because optical signals 416, 418, can be monitored from either the front side or the back side of an IC 502, an opaque layer is preferably placed both above and below the circuit, as illustrated in
Another alternative embodiment of the present invention is shown in
The weakness of the interaction of light with electrical signals in a silicon IC, when coupled with the high speeds of current integrated circuits, means that complete optical waveforms of electrical activity cannot be obtained in a single pass of a set of instructions through an integrated circuit. Complete optical waveforms of electrical activity in an IC require the repetitive operation of the circuit since the waveforms are obtained through sampling and/or the summation of low probability events to obtain adequate signal to noise. In
By monitoring the external clock signal 1706 while measuring light arising from interactions with this active devices in the IC 1702, a measurement system 102 captures time dependent patterns of light intensities from the active devices in the clocked circuit 1712 relative to transitions of the external clock signal 1706. This pattern capture process is repeated by the measurement system 102 until a repeatable pattern is detected and matched to a known reference circuit thereby facilitating reverse engineering of the clocked circuit 1712. However, by randomizing the clock signal 1716 to a jitter ranging within an average clock signal period equivalent to the period of the external clock signal 1706 the external monitoring PICA system 102 does not capture repeatable light emission patterns. Under these circumstances, the measurement system 102 is not capable of deducing any known time varying light intensity patterns to identify circuit elements. The randomizing of clock signal consequently defeats reverse engineering of the clocked circuit 1712 by monitoring optical waveforms of active devices in the clocked circuit 1712.
As shown in
In the case of a laser voltage probe system such as that presented by Heinrich, a short pulse laser is used to provide light to sample the reflectivity of a particular electrically biased interface in the circuit. The waveform is obtained by shifting the laser pulse with respect to the internal clock of the circuit. If the clock has a random jitter, then there is no time base for the sampling measurement.
In addition to the above teachings which can be used to defeat both PICA based, as well as laser probe based methods of reverse engineering circuits, means for defeating these methods individually are also taught here as follows.
Referring to
In another example, an inverter logic circuit 1202, as shown in
As an alternative embodiment, with reference to
Thus, as has been discussed above, a circuit supporting substrate comprises an electrical circuit including at least one active device that, during electrical operation, operates to emit light from the at least one active device. The at least one active device may generate and emit light, as discussed above, as part of its electrical operation. Alternatively, the at least one active device may emit light that results from reflection of incident light on the at least one active device. While the at least one device operates, it may modulate and emit the light into light patterns that can be monitored external to the circuit supporting substrate to indicate varying electrical states of the at least one active device. Therefore, emitting light from the at least one active device, as used herein, includes both 1) the light that may be generated by the at least one active device and then emitted therefrom, and 2) the light that may be reflected by the at least one active device and emitted therefrom. To defeat reverse engineering by monitoring emissions of the light, in accordance with preferred embodiments of the present invention as have been discussed above, the circuit supporting substrate also includes means for preventing detection of a pattern of the emitted light external to the circuit supporting substrate. As may be readily appreciated by those having ordinary skill in the art, the means for preventing detection, as has been taught herein with reference to the various embodiments, provides significant advantages to users of the circuit supporting circuit over any known prior art devices. This is particularly valuable in applications where the security of the contents of an integrated circuit device and protection from its reverse engineering is important. For example, a SmartCard or other secure electronic device that contains at least one IC with confidential information may need its electronic memory protected from unauthorized reverse engineering.
Although specific embodiments of the invention have been disclosed, it will be understood by those having skill in the art that changes can be made to the specific embodiments without departing from the spirit and scope of the invention. The scope of the invention is not to be restricted, therefore, to the specific embodiments, and it is intended that the appended claims cover any and all such applications, modifications, and embodiments within the scope of the present invention.
Kash, Jeffrey A., Knebel, Daniel R., Tsang, James C.
Patent | Priority | Assignee | Title |
11016128, | Dec 08 2017 | Method and apparatus for electrical line testing | |
11474162, | Dec 08 2017 | Method and apparatus for electrical line testing |
Patent | Priority | Assignee | Title |
4105216, | Nov 25 1975 | General Motors Corporation | Motor vehicle level control circuit |
4933898, | Jan 12 1989 | GENERAL INSTRUMENT CORPORATION GIC-4 | Secure integrated circuit chip with conductive shield |
5165098, | Jul 05 1988 | System Sikkerhet A/S | System for protecting digital equipment against remote access |
5297201, | Oct 13 1992 | HAYNES AND BOONE, L L P ; FEFERMAN & REHLER, L L P ; J D TECHNOLOGIES, INC | System for preventing remote detection of computer data from tempest signal emissions |
5384457, | Jun 18 1991 | LOGITECH EUROPE, S A | Low power optoelectronic device and method |
5894517, | Jun 07 1996 | Extreme Networks, Inc | High-speed backplane bus with low RF radiation |
5903510, | Jun 20 1997 | LAPIS SEMICONDUCTOR CO , LTD | Address decoder, semiconductor memory and semiconductor device |
5940545, | Jul 18 1996 | GLOBALFOUNDRIES Inc | Noninvasive optical method for measuring internal switching and other dynamic parameters of CMOS circuits |
6028952, | Feb 19 1998 | GLOBALFOUNDRIES Inc | System and method for compressing and analyzing time-resolved optical data obtained from operating integrated circuits |
6137318, | Dec 09 1997 | OKI SEMICONDUCTOR CO , LTD | Logic circuit having dummy MOS transistor |
6294816, | Jul 31 1992 | Hughes Electronics Corporation | Secure integrated circuit |
7020730, | Jan 19 2000 | Infineon Technologies AG | Method for operating a microprocessor configuration and microprocessor configuration |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 02 2006 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Mar 18 2009 | ASPN: Payor Number Assigned. |
Feb 27 2012 | REM: Maintenance Fee Reminder Mailed. |
Jun 21 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 21 2012 | M1554: Surcharge for Late Payment, Large Entity. |
Dec 30 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 02 2020 | REM: Maintenance Fee Reminder Mailed. |
Aug 17 2020 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jul 15 2011 | 4 years fee payment window open |
Jan 15 2012 | 6 months grace period start (w surcharge) |
Jul 15 2012 | patent expiry (for year 4) |
Jul 15 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 15 2015 | 8 years fee payment window open |
Jan 15 2016 | 6 months grace period start (w surcharge) |
Jul 15 2016 | patent expiry (for year 8) |
Jul 15 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 15 2019 | 12 years fee payment window open |
Jan 15 2020 | 6 months grace period start (w surcharge) |
Jul 15 2020 | patent expiry (for year 12) |
Jul 15 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |