A high electron mobility transistor is disclosed which has a double-layered main semiconductor region formed on a silicon substrate via a multilayered buffer region. The multilayered buffer region is in the form of alternations of an aluminum nitride layer and a gallium nitride layer. The main semiconductor region, buffer region, and part of the substrate taper as they extend away from the rest of the substrate, providing slanting side surfaces. An electroconductive antileakage overlay covers these side surfaces via an electrically insulating overlay. Electrically coupled to the silicon substrate via a contact electrode, the antileakage overlay serves for reduction of current leakage along the side surfaces.
|
1. A nitride-based semiconductor device of reduced current leakage, the semiconductor device comprising:
(a) a substrate having a major surface;
(b) a buffer region formed on the major surface of the substrate, the buffer region having a side surface;
(c) a main semiconductor region having at least one nitride-based semiconductor layer formed on the major surface of the substrate via the buffer region, the main semiconductor region having a side surface;
(d) a set of electrodes on the main semiconductor region;
(e) a first antileakage overlay of electrically insulating material covering at least either of the side surfaces of the buffer region and the main semiconductor region; and
(f) a second antileakage overlay of electroconductive material covering at least either of the side surfaces of the buffer region and the main semiconductor region via the first antileakage overlay.
2. A nitride-based semiconductor device as defined in
3. A nitride-based semiconductor device as defined in
4. A nitride-based semiconductor device as defined in
5. A nitride-based semiconductor device as defined in
6. A nitride-based semiconductor device as defined in
7. A nitride-based semiconductor device as defined in
8. A nitride-based semiconductor device as defined in
AlxMyGa1-x-yN where M is at least either of indium and boron; the subscript x is a numeral that is greater than zero and equal to or less than one; the subscript y is a numeral that is equal to or greater than zero and less than one; and the sum of x and y is equal to or less than one; the second layer of the buffer region being made from any of nitrides that are generally defined by the formula:
AlaMbGa1-a-bN where M is at least either of indium and boron; the subscript a is a numeral that is equal to or greater than zero and equal to or less than one; the subscript b is a numeral that is equal to or greater than zero and less than one; and the sum of a and b is equal to or less than one.
9. A nitride-based semiconductor device as defined in
10. A nitride-based semiconductor device as defined in
|
This is a continuation of Application PCT/JP2004/012058, filed Aug. 23, 2004, which claims priority to Japanese Patent Application No. 2003-313742 filed Sep. 5, 2003.
This invention relates to semiconductor devices, particularly to those of the class employing nitrides or nitride-based compounds as semiconductors, as typified by metal semiconductor field-effect transistors (MESFETs) and high electron mobility transistors (HEMTs), and more particularly to means in such semiconductor devices for reduction of leakage current to a minimum.
The gallium-nitride-based semiconductor devices have been known and used extensively which have the gallium-nitride-based semiconductor region formed on a sapphire substrate via a buffer region. The sapphire substrate had, however, a weakness of being difficult of dicing for its hardness, in addition to being expensive. These shortcomings of the sapphire substrate are absent from the substrate of silicon or silicon compound suggested by Japanese Unexamined Patent Publication No. 2003-59948.
As taught also by the unexamined patent application above, a multilayered buffer region is interposed between the silicon or silicon-based substrate and the nitride-based semiconductor region (hereinafter referred to as the main semiconductor region) constituting the main working part of the semiconductor device. The buffer region is in the form of alternations of two different kinds of buffer layers such for instance as AlxGa1-xN, where the suffix x is a numeral that is greater than zero and equal to or less than one, and GaN. The multilayered buffer region has proved conducive to improvements in crystallinity and flatness of the main semiconductor region grown epitaxially thereon.
There have, however, been some problems left unresolved with the gallium-nitride-based semiconductor devices of the kind having the multilayered buffer region on a silicon substrate. The gallium-nitride-based main semiconductor region on the multilayered buffer region has a thickness limited by the spacing between the drain and source electrodes formed on the main semiconductor region. For example, for an interelectrode distance of five to 20 micrometers or so, the thickness of the main semiconductor region is only about 0.2 to 3.0 micrometer. Additionally, due to the heterojunctions between the AlxGa1-xN layers and GaN layers of the multilayered buffer region, what is known to the specialists as two-dimensional electron gas is generated in the GaN layers, with a consequent drop in the resistance of these layers. What is more, being so thin, the AlxGa1-xN layers are easy to give rise to the quantum-mechanical tunnel effect.
Let us suppose for instance a gallium-nitride-based HEMT of the above outlined prior art design. Leakage current (indicated at IA in
Moreover, in addition to the noted leakage current between drain and source via the substrate and buffer region, there was another path for current leakage (indicated at IB in
The foregoing difficulties are most pronounced in conjunction with the gallium-nitride-based semiconductor devices of the kind having their main semiconductor regions formed on silicon substrates, which are low in electric resistance, via the multilayered buffer regions. The same problems may, however, manifest themselves with gallium-nitride-based semiconductor devices in which the main semiconductor regions are grown on sapphire substrates via a low-temperature-grown buffer region, as well as those using silicon carbide substrates. Not only HEMTS, moreover, but other semiconductor devices having at least two electrodes directly overlying the main semiconductor region, too, are likely to suffer similar difficulties.
The present invention seeks to reduce current leakage in nitride-based semiconductor devices of the kind in question.
Briefly, the invention may be summarized as a nitride-based semiconductor device of reduced current leakage suitable for use as a HEMT or MESFET, among other applications. Included is a main semiconductor region having at least one nitride-based semiconductor layer formed on a major surface of a substrate via a buffer region. A set of electrodes are formed on the main semiconductor region. The invention features a first antileakage overlay of electrically insulating material covering at least either of the side surfaces of the main semiconductor region and the buffer region, and a second antileakage overlay of electroconductive material covering at least either of the side surfaces of the main semiconductor region and the buffer region via the first antileakage overlay.
Preferably, as in all the embodiments of the invention to be presented subsequently, the main semiconductor region and the buffer region, as well as part of the substrate, taper as they extend away from the rest of the substrate, providing the side surfaces that are angled with respect to the major surface of the substrate. The conductive overlay covers these slanting side surfaces via the insulating overlay.
The conductive overlay should desirably be held at a constant potential in use of the semiconductor device. To this end the conductive overlay may be electrically coupled to either the substrate, the buffer region, the main semiconductor region, one of the electrodes, or an external source of constant potential.
Held against the side surfaces of at least either of the main semiconductor region and the buffer region, the insulating and the conductive overlay drastically reduce the amount of leakage current flowing along the side surfaces. The insulating overlay itself reduces current leakage by guarding the sides of the main semiconductor region and/or buffer region. Additionally, by virtue of the combination of the insulating and the conductive overlay, not only are electric field concentrations at the sides mitigated, but also depletion layers are created to make the sides higher in electric resistance. The result is a substantive curtailment of current leakage along the sides, which is tantamount to improvements in voltage- and breakdown-withstanding characteristics of the device.
The above and other objects, features and advantages of this invention will become more apparent, and the invention itself will best be understood, from a study of the following description and appended claims, with reference had to the attached drawings showing some preferable embodiments of the invention.
The nitride-based semiconductor device according to the invention will now be described more specifically in terms of the HEMT shown in
The substrate 1 is of monocrystalline n-type silicon, doped with a conductivity-type determinant of phosphorus or like Group V element to gain the n-type conductivity. Generally flat and rectangular in shape, the substrate 1 has a pair of opposite major surfaces 11 and 12. The major surface 11 of the substrate 1, on which is formed the multilayered buffer region 2, is exactly (111) in terms of Miller indices. The substrate 1 has an impurity concentration ranging from 1×1013 to 1×1016 cm−3 and a relatively high resistivity of from 1.0 to 1000 ohm-centimeters. The substrate 1 should be sufficiently thick (e.g. 350 micrometers) to provide a mechanical support for the multilayered buffer region 2 and main semiconductor region 3.
As pictured in detail in
The first layers 13 of the buffer region 2 are made from any of the nitrides that are generally defined by the formula:
AlxMyGa1-x-yN
where M is at least either of indium and boron; the subscript x is a numeral that is greater than zero and equal to or less than one; the subscript y is a numeral that is equal to or greater than zero and less than one; and the sum of x and y is equal to or less than one. Preferred nitrides for the first buffer layers 13, all encompassed by the general formula above, include aluminum nitride (AlN), aluminum gallium nitride (AlGaN), aluminum indium gallium nitride (AlInGaN), aluminum boron gallium nitride (AlBGaN), aluminum indium boron gallium nitride (AlInBGaN), aluminum indium nitride (AlInN), aluminum boron nitride (AlBN), and aluminum indium boron nitride (AlInBN).
Since the subscript y can be zero in the formula above, the first buffer layers 13 may contain neither indium or boron. In that case the nitrides employable for the first buffer layers 13 may be redefined as:
AlxGa1-xN
where the subscript x is as defined above. The substances that meet this redefinition are AlN and AlGaN. Gallium is also absent from the composition of the first buffer layers 13 if x=1, leaving only AlN as a possible material therefor. The first buffer layers 13 are made from AlN (x=1, y=0) in this particular embodiment.
So thin and fairly electrically insulating, the first buffer layers 13 are closer in both lattice constant and thermal expansion coefficient to the silicon substrate 1 than the second buffer layers 14. Optionally, either an n- or p-type conductivity determinant might be added to the first buffer layers 13.
The second layers 14 of the buffer region 2 have any of the compositions that are generally expressed by the formula:
AlaMbGa1-a-bN
where M is at least either of indium and boron; the subscript a is a numeral that is equal to or greater than zero and equal to or less than one; the subscript b is a numeral that is equal to or greater than zero and less than one; and the sum of a and b is equal to or less than one.
The nitrides meeting the above definition of the general composition of the second buffer layers 14 include gallium nitride (GaN), aluminum gallium nitride (AlGaN), aluminum indium gallium nitride (AlInGaN), aluminum boron gallium nitride (AlBGaN), aluminum indium boron gallium nitride (AlInBGaN), aluminum indium nitride (AlInN), aluminum boron nitride (AlBN), aluminum indium boron nitride (AlInBN), indium gallium nitride (InGaN), boron gallium nitride (BGaN), indium boron gallium nitride (InBGaN), indium nitride (InN), boron nitride (BN), and indium boron nitride (InBN).
Since the subscript b can be zero in the formula above generally expressing the possible compositions of the second buffer layers 14, these layers may contain neither boron or indium. The general composition of the second buffer layers 14 may then be redefined as:
AlaGa1-aN
where the subscript a is as defined above. If a is also zero, then only GaN is left for the second buffer layers 14. Aluminum may be added only in such proportions that a is less than 0.8, in order to preclude cracking as a result of overdosage. The second buffer layers 14 are made from GaN (a=0, b=0) in this particular embodiment. Optionally, either an n- or p-type conductivity determinant might be added to the second buffer layers 14.
The first layers 13 of the buffer region 2 should each be from about 0.5 to about 50 nanometers thick to provide a quantum-mechanical tunnel effect. If they were less than about 0.5 nanometer thick, the main semiconductor region 3 might not be created on the resulting buffer region 2 with a desired degree of flatness. Should they be more than about 50 nanometers thick, on the other hand, then cracking might occur from a lattice mismatch between the first and the second buffer layers 13 and 14 and from the tensile straining of the first buffer layers due to a difference in thermal expansion coefficient between the substrate 1 and the first buffer layers 13.
The second layers 14 of the buffer region 2 should each be from about 0.5 to about 200 nanometers thick. If they were less than about 0.5 nanometer thick, the first buffer layers 13 might not be grown flat enough thereon, nor might the main semiconductor region 3 be formed flat enough on the resulting multilayered buffer region 2. On the other hand, should they be more than about 200 nanometers thick, the main semiconductor region 3 might be adversely affected, with a consequent deterioration of HEMT performance, by compressive stresses exerted on the second buffer layers 14 as a result of a lattice mismatch between the first and the second buffer layers 13 and 14. Preferably, the second buffer layers 14 should each be thicker than each first buffer layer 13. The straining of the first buffer layers 13 due to a lattice mismatch with the second buffer layers 14 and to a different thermal expansion coefficient from that of the substrate 1 will then be reduced to such a level that the first buffer layers will not crack. No deterioration of HEMT performance will then occur, either.
With continued reference to
As the name implies, the electron supply layer 16 supplies electrons to the underlying electron transit layer 15. Made from a nitride different from that of the electron transit layer 15, the electron supply layer 16 creates a heterojunction at its interface with the electron transit layer. The electron supply layer 16 is thinner than the electron transit layer 15. Although undoped with a conductivity type determinant, the electron supply layer 16 is of n-like conductivity, behaving like an n-type semiconductor. An n-type impurity such as silicon might nevertheless be doped to the electron supply layer 16 as required.
The first and the second layers 13 and 14 of the buffer region 2, and the electron transit layer 15 and electron supply layer 16 of the main semiconductor layer 3, are all successively grown epitaxially on the silicon substrate 1 by the known metal organic chemical vapor deposition (MOCVD) method. Both buffer region 2 and main semiconductor region 3 are grown at a temperature above 1000° C. (e.g. 1120° C.).
As depicted in both
It will be observed from both
The insulating, or dielectric, first antileakage overlay 7 covers the complete slanting sides 17 as well as annular peripheral part of the top surface of the main semiconductor region 3 and part of the annular ledge 18 of the substrate 1. Preferred materials of the first antileakage overlay 7 include silicon oxide (SiO2), silicon nitride (SiNx where the subscript x is a numeral between zero and one), and aluminum oxide (Al2O3). The first antileakage overlay 7 if made too thick would prevent the overlying second antileakage overlay 8 from providing a desired field-mitigating effect. If too thin, however, the first antileakage overlay 7 might be ruptured or at least permit current leakage. All such risks will in general be precluded by making the first antileakage overlay 7 from about 0.1 to about 1.0 micrometer thick. In practice the thickness of the first antileakage overlay 7 may be determined in additional consideration of its dielectric constant.
Overlying the first antileakage overlay 7, the second antileakage overlay 8 is made from metal such as nickel or other electroconductive material in sheet form. The second antileakage overlay 8 covers the complete slanting sides 17 of part of the substrate 1, the multilayered buffer region 2 and the main semiconductor region 3 via the first antileakage overlay 7. Additionally, the second antileakage overlay 8 overlies the annular ledge 18 of the substrate 1, making electrical contact with the annular contact electrode 9 thereon.
The contact electrode 9, typically in the form of a lamination of titanium and nickel layers, makes good ohmic contact wit the ledge 18 of the substrate 1. The second antileakage overlay 8 is therefore in low resistance contact with the substrate 1 via the contact electrode 9 and so at approximately the same potential with the substrate. Being itself practically constant in potential, the substrate 1 serves to hold the second antileakage overlay 8 at the constant potential. The contact electrode 9 functions for better electric contact between the substrate 1 and the second antileakage overlay 8.
Formed on the bottom surface 12 of the substrate 1 is the layer 10 of a metal that is thermally fusible for a firm union with a like or unlike metal. The metal layer 10 is used in bonding the HEMT to a baseplate or like mechanical support.
In the operation of the HEMT constructed as described hereinabove with reference to
The current flowing transversely of the electron transit layer 15 will become zero or nearly so when a voltage is impressed to the gate 6 to turn off the channel in the electron transit layer. At this time, however, as indicated by the dot-and-dash lines in
Additionally, as indicated by the dashed line labeled IB in
During the nonconducting periods of the HEMT, as long as current is flowing laterally through either or both of the substrate 1 and buffer region 2, either or both of them may be considered substantially conductive. Most of the voltage between source 4 and drain 5 will therefore be applied vertically, as seen in
Furthermore, held against the slanting sides 17 via the insulating antileakage overlay 7, the conductive antileakage overlay 8 serves for lessening electric fields adjacent these sides. Leakage current IB will decrease as electric resistance becomes higher adjacent the slanting sides 17 because of depletion layers created there. The voltage-withstanding capabilities of HEMTs and like semiconductor devices are customarily evaluated as aforesaid in terms of current leakage between source 4 and drain 5 during the nonconducting periods of the devices. A reduction of current leakage is essential for winning favorable valuations of voltage-withstanding capabilities for the devices. Further the semiconductor devices will be saved from breakdown due to current leakage.
The exemplified HEMT of
In
Like its
Another feature of this
The MESFET is identical with the HEMT of
The multilayered buffer region of both
The general composition of the first layers 13a of the modified buffer region 2a is then redefined as:
AlxInyGa1-x-yN
where the subscript x is a numeral that is greater than zero and equal to or less than one; the subscript y is a numeral that is equal to or greater than zero and less than one; and the sum of x and y is equal to or less than one. Specific examples according to this general composition of the first buffer layers 13a include AlN, AlGaN, AlInN, and AlInGaN. Currently believed to be the most desirable composition of the first buffer layers 13a is Al0.5In0.01Ga0.49N (x=0.5, y=0.01). The first buffer layers 13a are much thinner than the second buffer layers 14a but electrically insulating. Containing aluminum, the first buffer layers 13a are intermediate in both lattice constant and thermal expansion coefficient between silicon substrate 1 and main semiconductor region 3 or 3a.
The general composition of the second buffer layers 14a is also redefined as:
AlaInbGa1-a-bN
where the subscripts a and b are both numerals that are equal to or greater than zero and less than one, and the sum of a and b is equal to or less than one. This general compositions of the second buffer layers 14a encompasses such compounds as GaN, AlN, InN, InGaN, AlGaN, AlInN, and AlInGaN. Currently believed to be the most desirable composition of the second buffer layers 14a is Al0.05In0.35Ga0.6N (a=0.05, b=0.35). The second buffer layers 14a are less in bandgap (gap between valence band and conduction band) than the first buffer layers 13a. Either p- or n-type dopant might be added to either or both of the first and the second buffer layers 13a and 14a.
Containing indium, the multilayered buffer region 2a is closer in thermal expansion coefficient to the silicon substrate 1 than in the absence of indium. The other advantages of this
The multilayered buffer region of both
The general composition of the first layers 13b of the modified buffer region 2b is then redefined as:
AlxByGa1-x-yN
where the subscript x is a numeral that is greater than zero and equal to or less than one; the subscript y is a numeral that is equal to or greater than zero and less than one; and the sum of x and y is equal to or less than one. This general composition of the first buffer layers 13b includes AlN, AlGaN, AlBN, and AlBGaN. Currently believed to be the most desirable composition is Al0.5Ga0.5N (x=0.5, y=0.0). The first buffer layers 13b are much thinner than the second buffer layers 14b but electrically insulating. The first buffer layers 13b are closer in both lattice constant and thermal expansion coefficient to the silicon substrate 1 than are the second buffer layers 14b.
The general composition of the second buffer layers 14b is refined as:
AlaBbGa1-a-bN
where the subscripts a and b are both numerals that are equal to or greater than zero and less than one, and the sum of a and b is equal to or less than one. In other words, the second buffer layers 14b contain at least either one of aluminum, boron and gallium, in addition to nitrogen. The possible compositions of the second buffer layers 14b include GaN, BN, AlN, BGaN, AlGaN, AlBN, and AlBGaN. Currently believed to be the most desirable composition of the second buffer layers 14b is B0.3Ga0.7N (a =0, b=0.3). The second buffer layers 14b are less in bandgap than the first buffer layers 13b. Either p- or n-type dopant might be added to either or both of the first and the second buffer layers 13b and 14b.
The addition of boron makes the second buffer layers 14b mechanically sturdier, so that these layers can be rendered thicker without fear of cracking. The other advantages of this
The present invention is applicable to semiconductor devices built on a sapphire substrate via a multilayered, low-temperature-grown buffer region.
The layers of the buffer region 2c, are of two or more of GaN, AlN and AlGaN, successively grown epitaxially at comparatively low temperatures of 500 to 600° C. The buffer region 2c and the main semiconductor region 3 thereon, as well as the underlying part of the sapphire substrate 1a, taper upwardly like their
The conductive antileakage overlay 8 covers the sides 17 of the buffer region 2c and main semiconductor region 3 via the insulating antileakage overlay 7 as in all the preceding embodiments. In this embodiment, however, the conductive antileakage overlay 8 has an annular extension 9b from its upper or inside edges. Having this annular extension 9b held against the annular source 4a, the conductive antileakage overlay 8 is maintained at the source potential, in contrast to the overlay 8 of the
The HEMT of
The HEMT shown in
The buffer region 2c and main semiconductor region 3 are both grown as aforesaid on the silicon carbide substrate 1b. The conductive antileakage overlay 8 is held against the slanting sides 17 of the buffer region 2c, main semiconductor region 3 and part of the substrate 1b via the insulating antileakage overlay 7 as in all the foregoing embodiments but not electrically coupled to the substrate or to the main semiconductor region. The conductive antileakage overlay 8 is connected instead to an external source of electric potential 20 such as an electrode, a body of conductor or semiconductor, or an electric circuit capable of applying a prescribed potential to the overlay via a conductor 9c.
A possible alternative to the potential source 20, or an additional example thereof, is a metal-made baseplate indicated in phantom outline and designated 21 in
It is thus seen that the conductive antileakage overlay 8 may not necessarily be hardwired to the substrate 1 or 1b or to the main semiconductor region 3 as in the preceding embodiments. As long as being held at a constant potential by the potential source 20 or baseplate 21, the antileakage overlay 8 will work in coaction with the insulating overlay 7 for field mitigation on the slanting sides 17 and for curtailment of current leakage. Possibly, moreover, the conductive antileakage overlay 8 may be coupled to none of the substrate 1 or 1b, source electrode 4, potential source 20, baseplate 21, or any other equivalent means. Even then the superposed overlays 7 and 8 will conduce to the stabilization of potential on the sides 17 of the buffer region 2, 2a, 2b or 2c and main semiconductor region 3 or 3a and hence to leakage current reduction. The conductive overlay 8 could be connected to the external potential source 20 or to the baseplate 21 in the embodiments of
The HEMT shown in
The teaching of
Notwithstanding the foregoing detailed disclosure it is not desired that the present invention be limited by the exact showings of the drawings or the description thereof. The following is a brief list of possible modifications, alterations or adaptations of the illustrated semiconductor devices which are all believed to fall within the purview of the claims annexed hereto:
Patent | Priority | Assignee | Title |
10283633, | Sep 19 2017 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
10475915, | Sep 19 2017 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
8039872, | Jul 25 2007 | Rohm Co., Ltd. | Nitride semiconductor device including a group III nitride semiconductor structure |
8946775, | Aug 22 2012 | Industrial Technology Research Institute | Nitride semiconductor structure |
9299828, | Dec 05 2013 | Seoul Semiconductor Co., Ltd.; SEOUL SEMICONDUCTOR CO , LTD | Nitride-based transistors having structures for suppressing leakage current |
9911813, | Dec 11 2012 | Massachusetts Institute of Technology | Reducing leakage current in semiconductor devices |
Patent | Priority | Assignee | Title |
7033854, | Jun 26 1998 | Sony Corporation | Method of crystallizing a nitride III-V compound semiconductor layer on a sapphire substrate |
20050161704, | |||
EP124256, | |||
JP2003059948, | |||
JP59177970, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 23 2006 | OTSUKA, KOJI | SANKEN ELECTRIC CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017583 | /0399 | |
Jan 23 2006 | KANEKO, NOBUO | SANKEN ELECTRIC CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017583 | /0399 | |
Feb 17 2006 | Sanken Electric Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 12 2009 | ASPN: Payor Number Assigned. |
Jul 18 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 04 2016 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 06 2020 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 17 2012 | 4 years fee payment window open |
Aug 17 2012 | 6 months grace period start (w surcharge) |
Feb 17 2013 | patent expiry (for year 4) |
Feb 17 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 17 2016 | 8 years fee payment window open |
Aug 17 2016 | 6 months grace period start (w surcharge) |
Feb 17 2017 | patent expiry (for year 8) |
Feb 17 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 17 2020 | 12 years fee payment window open |
Aug 17 2020 | 6 months grace period start (w surcharge) |
Feb 17 2021 | patent expiry (for year 12) |
Feb 17 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |