An apparatus for readjustment of a sampling time in a radio receiver includes a component for determination of any sampling time error in a discrete-value received signal that emits a sampling time error signal. A filter arrangement is provided that includes a multi-rate filter that filters the sampling time error signal. A correction element receives the discrete-value received signal and the filtered sampling time error signal, and emits a discrete-value received signal whose timing has been corrected in accordance with the sampling time error.
|
13. A receiver including a sampling time error circuit, comprising:
an analog to digital converter circuit configured to receive an analog input signal and generate a digital output signal corresponding thereto;
an early/late correlator circuit configured to generate a sampling time error signal based on the digital output signal; and
a loop filter configured to receive the sampling time error signal and output a filtered sampling time error signal, wherein the loop filter comprises a multi-rate filter having two selectable filter paths, wherein a first filter path is selected for filtering the sampling time error signal during a data reception mode, and a second filter path is selected for filtering the sampling time error signal during a measurement mode.
7. A method for readjustment of a sampling time in a radio receiver, comprising:
producing a sampling time error signal that indicates a sampling time error of a first discrete-value received signal;
digitally filtering and decreasing a sampling rate of the sampling time error signal by means of a multi-rate filter; and
producing a second discrete-value received signal with a corrected timing from the first discrete-value received signal and the filtered and reduced-rate sampling time error signal;
filtering the sampling time error signal with a digital filter having a group delay time that is shorter than the group delay time of the multi-rate filter; and
selecting whether the filtered sampling time error signal is produced by means of the multi-rate filter or the digital filter.
5. An apparatus for readjustment of a sampling time in a radio receiver, comprising:
means for determining a sampling time error in a first discrete-value received signal, and emitting a sampling time error signal in response thereto;
a filter arrangement configured to filter the sampling time error signal and emit a filtered sampling time error signal in response thereto;
a correction element configured to input the first discrete-value received signal and the filtered sampling time error signal and emit a second discrete-value received signal comprising a corrected timing in accordance with the sampling time error, wherein the filter arrangement comprises a multi-rate filter that comprises at least two individual filters and a sampling rate reduction stage in order to produce the filtered sampling time error signal, wherein the filter arrangement further comprises:
a digital filter substantially in parallel with the multi-rate filter, and having a group delay time that is shorter than a group delay time of the multi-rate filter; and
a selection device configured to select a filtered sampling time error signal from one of the multi-rate filter or the digital filter.
1. An apparatus for readjustment of a sampling time in a radio receiver, comprising:
means for determining a sampling time error in a first discrete-value received signal, and emitting a sampling time error signal in response thereto;
a filter arrangement configured to filter the sampling time error signal and emit a filtered sampling time error signal in response thereto; and
a correction element configured to input the first discrete-value received signal and the filtered sampling time error signal and emit a second discrete-value received signal comprising a corrected timing in accordance with the sampling time error, wherein the filter arrangement comprises a multi-rate filter that comprises at least two series connected individual filters and a sampling rate reduction stage arranged between the at least two series connected individual filters in order to produce the filtered sampling time error signal,
wherein a rate change in the multi-rate filter is determined by a sampling rate at an output of the multi-rate filter being an integer multiple of a time slot frequency specified in a radio transmission standard used for transmitting the first discrete-value received signal.
2. The apparatus of
3. The apparatus of
6. The apparatus of
8. The method of
9. The method of
10. The method of
11. The method of
12. The method of
14. The receiver of
15. The receiver of
16. The receiver of
17. The receiver of
|
This application is a continuation of PCT/DE03/02963, filed on Sep. 5, 2003 which was not published in English, which claims the benefit of the priority date of German Patent Application No. DE 102 48 052.4, filed on Oct. 15, 2002, the contents of which both are herein incorporated by reference in their entireties.
The invention relates to an apparatus and a method for readjustment of a sampling time in a radio receiver.
Since the signal processing in modern radio receivers is carried out digitally in the intermediate-frequency band or in baseband, the received analog signal must be sampled and digitized. This process is referred to as analog/digital (AD) conversion. The sampling frequency must, as is known, be chosen to be sufficiently high to satisfy the Nyquist condition. The optimum sampling time is governed by the time of maximum energy in a received information unit (bit or chip). This optimum sampling time is, however, not known during the sampling process. This means that the sampled discrete-value received signal generally has a sampling time error (discrepancy between the sampling time used and the optimum sampling time).
The sampling time error of the discrete-value received signal is normally corrected by means of an early/late correlator and an interpolator. The early/late correlator receives the discrete-value received signal, which has been double oversampled, correlates it with a sequence that is known in the receiver, and compares the signal energies of the early and late samples over a specific time period. The early/late correlator uses this comparison to determine a sampling time error signal which indicates the discrepancy between the sampling time and the optimum sampling time (if, for example, the signal energy in the early samples is of the same magnitude as the signal energy in the late samples, the optimum sampling time is precisely in the center between the sampling times for the early and the late samples). This sampling time error signal is supplied to an interpolator. The interpolator recalculates the sample values of the discrete-value received signal at support points which are shifted with respect to the sampling times by the sampling time error that has been determined. The sampling time is thus readjusted computationally. The received signal values converted to the optimum sampling time are then produced at the output of the interpolator.
Since the early/late correlator determines the sampling time error signal from the received data, the sampling time error signal emitted from the early/late correlator is noisy. This leads to fluctuations in the drive for the interpolator, which are undesirable. The sampling time error signal therefore has to be filtered.
The filtering of the sampling time error signal is subject to contradictory requirements. On the one hand, the filter must have a narrowband filter characteristic (with a bandwidth of about 2 kHz for UMTS) in order to achieve a high degree of noise suppression. Relatively high-order filters are therefore required. On the other hand, the filter should have as short a delay (latency) as possible, and should involve as little implementation complexity as possible for cost and space reasons.
Furthermore, the receiver is used not only for data reception but also for measurement tasks, such as the measurement of signal power levels. While a high degree of noise suppression is required for data reception, the filter for filtering the sampling time error signal must stabilize as quickly as possible and must have short latency for the measurement tasks, which frequently are carried out only briefly, in order that the measurement takes as little time as possible.
In previous solutions, all the sampling time error values in a time slot are combined by summation to form a sampling time error value. These combined sampling time error values, which are calculated for each time slot, are averaged over two or more time slots. This results in a filter with a sufficiently good filter characteristic. The result of the filtering is in each case applied to the next time slot since this means that there is no need to temporarily store the received data.
The document WO 01 33793 A discloses the sampling time error of a sampled received signal being determined by means of an appropriate apparatus. The sampling time error signal determined in this way is then passed to a filter. The filtered sampling time error signal is used to control an interpolator, which produces a received signal which has been corrected by the sampling time error.
The following presents a simplified summary in order to provide a basic understanding of one or more aspects of the invention. This summary is not an extensive overview of the invention, and is neither intended to identify key or critical elements of the invention, nor to delineate the scope thereof. Rather, the primary purpose of the summary is to present one or more concepts of the invention in a simplified form as a prelude to the more detailed description that is presented later.
The invention is directed to an apparatus for readjustment of a sampling time of a discrete-value received signal in a radio receiver, which has as little implementation complexity as possible and satisfies the requirements for filter quality and latency. The invention is also directed to a method which allows the advantages mentioned above.
Accordingly, the apparatus for readjustment of a sampling time comprises a component for determination of any sampling time error in a discrete-value received signal, that emits a sampling time error signal. The apparatus also comprises a filter arrangement for filtering the sampling time error signal, wherein the filter emits a filtered sampling time error signal. The apparatus also comprises a correction element that receives the discrete-value received signal and the filtered sampling time error signal and emits a discrete-value received signal whose timing has been corrected in accordance with the sampling time error. According to the invention, the filter arrangement has a multi-rate filter which comprises at least two individual filters and a sampling rate reduction stage in order to produce the filtered sampling time error signal.
The use of a multi-rate filter is based on the discovery that, because of the narrow bandwidth of the sampling time error signal (for example 2 kHz for UMTS), its sampling rate (for example 15 kHz for UMTS) is generally much higher than is necessary. The sampling rate can thus be reduced during the filtering process without having to accept a deterioration in the filter characteristic.
In one embodiment of the invention, the filter arrangement for producing the filtered sampling time error signal also has a digital filter whose group delay time is shorter than the group delay time of the multi-rate filter, and a selection device which can be used to select whether the filtered sampling time error signal is produced by means of the multi-rate filter or the digital filter. The selection device enables the digital filter to be used to filter the sampling time error signal whenever it is necessary for the filter arrangement to stabilize as quickly as possible, for example, when a power measurement is being carried out on the received signal in the receiver. When data reception is resumed, the multi-rate filter can again be selected, via the selection device, in order to filter the sampling time error signal.
The multi-rate filter rate change is preferably determined by the sampling rate at the output of the multi-rate filter being an integer multiple of the time slot frequency specified in the radio transmission standard. In particular, the sampling rate at the output of the multi-rate filter may be identical to the time slot frequency.
In one example, the group delay time of the digital filter corresponds to one sampling time period of the sampling time error signal (at the input of the digital filter). Since the group delay time is that time period by which the sampling time error signal is delayed in the digital filter, this means that the filter latency corresponds to only one sampling time period of the sampling time error signal. If the sampling time period is identical to the symbol time period, a sampling time error value determined on the basis of a previous symbol can itself be used for correction of the received signal during the subsequent symbol.
To the accomplishment of the foregoing and related ends, the invention comprises the features hereinafter fully described and particularly pointed out in the claims. The following description and the annexed drawings set forth in detail certain illustrative aspects and implementations of the invention. These are indicative, however, of but a few of the various ways in which the principles of the invention may be employed. Other objects, advantages and novel features of the invention will become apparent from the following detailed description of the invention when considered in conjunction with the drawings.
The invention will be explained in the following text using exemplary embodiments and with reference to the drawings, in which:
As can be seen from
The discrete-value received signal 3 is passed to a matched filter MF 4, and is filtered therein. The output signal 5 from the matched filter 4 is passed both to an interpolator 6 and to a time error detector 7 (early/late correlator). The output of the time error detector 7 is connected to the input of a loop filter 8. The loop filter 8 optionally has a further input, via which a control signal 15 can be applied. The loop filter 8 emits a control signal 10 for the interpolator 6, which is also referred to as a filtered sampling time error signal 10. The interpolator 6 produces an interpolated (that is to say with its timing error corrected) discrete-value received signal 11 at its output. As already explained, this is calculated by signal interpolation at the (optimum) support points, whose timing errors have been corrected. The interpolated received signal 11 is passed to a data detector 12 for further data processing. The data detector 12 may in principle be designed as required and to detect the received data, that is to say to reconstruct the transmitted signal in the receiver. In addition to data reception, the data detector 12 is also used for measurement purposes, for example for measurement of channel parameters, for measurement of the signal power level, or for measurement of the signal-to-noise ratio. The data detector 12 may, for example, be in the form of a rake demodulator.
For UMTS (Universal Mobile Telecommunications System) receivers, data reception is subject to the following requirements: the symbols on the common pilot channel CPICH (Common Pilot Channel) are used to determine the sampling time error. Each time slot has a duration of 0.66 ms and comprises 2560 chips, so that the sampling rate for double oversampling is (Tc/2)−1=7.68 MHz. Tc=0.2604 μs is the chip time period, which is specified as fixed in the UMTS standard. Since the spreading factor sf in the CPICH channel is sf=256, each time slot contains 10 pilot symbols (the symbol time period is calculated from the product of the spreading factor sf and the chip time period Tc). The correlation process in the early/late correlator 7 is carried out using the sequence of 256 chips which represents one pilot symbol. The integration time of the early/late correlator 7 is in consequence one symbol time period (256 chips), so that the sampling time error signal which is emitted at the output of the early/late correlator 7 is at a sampling rate of 15 kHz—that is to say the symbol rate in the CPICH channel.
The sampling time error signal 9 in UMTS receivers has a very narrow bandwidth. The bandwidth is governed by the Doppler effect and the frequency offset of the oscillator. The Doppler effect leads to a bandwidth B of B=f0*v/c, where f0 is the transmission frequency, c is the speed of light and v is the velocity of the receiver relative to the transmitter. For a transmission frequency of f0=2 GHz, as is used for UMTS, this results in a maximum bandwidth of B=2 kHz.
The loop filter 8 is, according to the invention, in the form of a multi-rate filter, that is to say it filters the sampling time error signal and at the same time reduces its sampling rate by, for example, a factor of 10, that is to say to 1.5 kHz (which corresponds to the time slot frequency). This filtered sampling time error signal 10 controls the interpolator 6. To be more precise, each value of the filtered sampling time error signal 10 predetermines a time offset between the previous sampling time and the timing of the new support point with respect to which the interpolated sample value must be calculated. The interpolator 6 is reset for each new filtered sampling time error value.
The digital filter H1′ has a lower filter quality and a shorter group delay time than the filter chain 8.1. In consequence, the stabilization time of the digital filter H1′ is shorter than the stabilization time of the filter chain 8.1. The selection switch 14 is controlled in such a way that the filtered sampling time error signal 10 is produced by means of the filter chain 8.1 during data reception, while the filtered sampling time error signal 10 is produced by the digital filter H1′ during measurements.
In the measurement operating mode (
If a measurement is intended to be carried out from the data reception mode, the selection switch 14 is switched over by being driven via the control signal 15, measurement is carried out, and the selection switch 14 is switched back to the initial position again by once again using the control signal 15 to control it (
While the invention has been illustrated and described with respect to one or more implementations, alterations and/or modifications may be made to the illustrated examples without departing from the spirit and scope of the appended claims. In particular regard to the various functions performed by the above described components or structures (assemblies, devices, circuits, systems, etc.), the terms (including a reference to a “means”) used to describe such components are intended to correspond, unless otherwise indicated, to any component or structure which performs the specified function of the described component (e.g., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the herein illustrated exemplary implementations of the invention.
In addition, while a particular feature of the invention may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular application. Furthermore, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in either the detailed description and the claims, such terms are intended to be inclusive in a manner similar to the term “comprising”.
Becker, Burkhard, Paul, Steffen, Ruprich, Thomas
Patent | Priority | Assignee | Title |
10122487, | Oct 19 2012 | Schweitzer Engineering Laboratories, Inc. | Time distribution switch |
8539012, | Jan 13 2011 | AUDYSSEY LABORATORIES, INC | Multi-rate implementation without high-pass filter |
9520860, | Oct 19 2012 | Schweitzer Engineering Laboratories, Inc.; Schweitzer Engineering Laboratories, Inc | Time distribution switch |
9590411, | Dec 15 2011 | Schweitzer Engineering Laboratories, Inc. | Systems and methods for time synchronization of IEDs via radio link |
9599719, | Oct 19 2012 | Schweitzer Engineering Laboratories, Inc. | Detection of manipulated satellite time signals |
Patent | Priority | Assignee | Title |
4905101, | Jul 21 1987 | Matsushita Electric Industrial Co., Ltd.; MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD , 1006, KADOMA, OSAKA, 571, JAPAN | Time base corrector |
5757683, | May 30 1996 | CIENA LUXEMBOURG S A R L ; Ciena Corporation | Digital receive filter for communications systems |
6205167, | Dec 23 1997 | BREAKWATERS INNOVATIONS LLC | Apparatus and method for code tracking in an IS-95 spread spectrum communications system |
6370184, | Jun 12 1998 | CLUSTER, LLC; Optis Wireless Technology, LLC | Correlator receiver |
6563897, | Sep 28 1998 | Fujitsu Semiconductor Limited | Multirate symbol timing recovery circuit |
6738608, | Feb 12 2002 | QUALCOMM INCORPORATED, A DELAWARE CORPORATION | Frequency-timing control loop for wireless communication systems |
6839380, | Sep 17 1999 | Texas Instruments Incorporated | Robust detection for embedded signaling |
6996193, | Jan 31 2000 | Sony Corporation | Timing error detection circuit, demodulation circuit and methods thereof |
DE19953350, | |||
WO133793, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 30 1999 | Infineon Technologies AG | Infineon Technologies Delta GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026685 | /0688 | |
Apr 11 2005 | Infineon Technologies AG | (assignment on the face of the patent) | / | |||
Jun 05 2005 | BECKER, BURKHARD | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016765 | /0341 | |
Jun 09 2005 | PAUL, STEFFEN | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016765 | /0341 | |
Jun 09 2005 | RUPRICH, THOMAS | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016765 | /0341 | |
Sep 30 2009 | Infineon Technologies AG | Infineon Technologies Delta GmbH | CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE NEEDS TO BE CORRECT TO 09 30 2009 PREVIOUSLY RECORDED ON REEL 026685 FRAME 0688 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT | 027245 | /0484 | |
Jan 31 2011 | Infineon Technologies Delta GmbH | Intel Mobile Communications Technology GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027531 | /0108 | |
Oct 31 2011 | Intel Mobile Communications Technology GmbH | Intel Mobile Communications GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027556 | /0709 | |
May 07 2015 | Intel Mobile Communications GmbH | INTEL DEUTSCHLAND GMBH | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 037057 | /0061 | |
Jul 08 2022 | INTEL DEUTSCHLAND GMBH | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 061356 | /0001 |
Date | Maintenance Fee Events |
Sep 18 2009 | ASPN: Payor Number Assigned. |
Sep 18 2009 | RMPN: Payer Number De-assigned. |
Jan 23 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 02 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 05 2021 | REM: Maintenance Fee Reminder Mailed. |
Sep 20 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 18 2012 | 4 years fee payment window open |
Feb 18 2013 | 6 months grace period start (w surcharge) |
Aug 18 2013 | patent expiry (for year 4) |
Aug 18 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 18 2016 | 8 years fee payment window open |
Feb 18 2017 | 6 months grace period start (w surcharge) |
Aug 18 2017 | patent expiry (for year 8) |
Aug 18 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 18 2020 | 12 years fee payment window open |
Feb 18 2021 | 6 months grace period start (w surcharge) |
Aug 18 2021 | patent expiry (for year 12) |
Aug 18 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |