A fully differential amplifier includes a first single-ended current mirror type fully differential amplifier outputting a first output signal by two stage amplifying a difference between a first input signal and a second input signal and a second single-ended current mirror type fully differential amplifier outputting a second output signal by two stage amplifying a difference between the first input signal and the second input signal. A first tail of the first single-ended current mirror type fully differential amplifier and a second tail of the second single-ended current mirror type fully differential amplifier are connected to each other and the first output signal and the second output signal are differential signals.
|
7. A method for performing a class AB differential amplification, the method comprising:
differentially amplifying a difference between a first input signal and a second input signal through a pair of single ended current mirror type amplifiers respectively having tails connected to each other in parallel, and outputting a first signal and a second signal that is a differential signal of the first signal; and
outputting a first output signal by amplifying the first signal through a first push-pull up amplification circuit, and outputting a second output signal that is a differential signal of the first output signal by amplifying the second signal through a second push-pull up amplification circuit.
1. A fully differential amplifier comprising:
a first single-ended current mirror type fully differential amplifier outputting a first output signal by two stage amplifying a difference between a first input signal and a second input signal; and
a second single-ended current mirror type fully differential amplifier outputting a second output signal by two stage amplifying a difference between the first input signal and the second input signal,
wherein a first tail of the first single-ended current mirror type fully differential amplifier and a second tail of the second single-ended current mirror type fully differential amplifier are connected to each other and the first output signal and the second output signal are differential signals, and further comprising a bias control circuit controlling a slew rate of each of the first output signal and the second output signal by controlling an amount of a tail current of the first tail during an amplification operation.
4. A fully differential amplifier comprising:
a first single-ended current mirror type fully differential amplifier outputting a first output signal by two stage amplifying a difference between a first input signal and a second input signal; and
a second single-ended current mirror type fully differential amplifier outputting a second output signal by two stage amplifying a difference between the first input signal and the second input signal,
wherein a first tail of the first single-ended current mirror type fully differential amplifier and a second tail of the second single-ended current mirror type fully differential amplifier are connected to each other and the first output signal and the second output signal are differential signals, wherein each of the first and second single-ended current mirror type fully differential amplifier comprises:
a single-ended current mirror type differential amplification unit to amplify a difference between the first input signal and the second input signal; and
a push-pull type amplification unit connected to an output port of the single-ended current mirror type differential amplification unit and outputting any one of the first and second output signals.
2. The fully differential amplifier of
3. The fully differential amplifier of
5. The fully differential amplifier of
a first transistor of a first conductive type connected between a power voltage line and an output port of the fully differential amplifier and having a gate connected to the output port of the single ended current mirror type differential amplification unit;
a second transistor of a second conductive type connected between a ground voltage line and the output port of the fully differential amplifier;
a third transistor of the second conductive type connected between a first node and the ground voltage line and including a gate connected to a drain and a gate of the second transistor;
a fourth transistor of the first conductive type connected between the power voltage line and the first node and including a gate connected to a gate of a current mirror of the single ended current mirror type differential amplification unit; and
a compensation capacitor connected between the output port of the single ended current mirror type differential amplification unit and the output port of the fully differential amplifier.
6. The fully differential amplifier of
8. The method of
9. The method of
10. The method of
|
This application claims priority under 35 U.S.C. § 119 from Korean Patent Application No. 2007-0029106, filed on Mar. 26, 2007, the disclosure of which is hereby incorporated by reference in its entirety.
The present disclosure relates to a differential amplifier and, more particularly, to a two-stage fully differential operational transconductance amplifier (OTA).
As the scale down of CMOS technology continues and the demand for portable electronic products driven by batteries increases, many restricting conditions are generated in the design of very large scale integration (VLSI) devices. Typical restricting conditions are demands for low-voltage operation and low power consumption.
As the trend to use of a system on chip (SOC) device is accelerating, not only digital circuits but also analog circuits are integrated in a single chip. Thus, the analog circuits that are typically less affected by the restricting conditions, as compared to the digital circuits, are now equally affected by the restricting conditions.
A circuit that is most widely used among the analog circuits that can be integrated in a single chip may be an operational amplifier. More specifically, a fully differential class AB amplifier having advantages such as noise immunity, wide output swing, and push-pull operation is widely used.
In general, it is difficult to embody a two-stage amplifier with a high gain, for example, a gain over 80 dB. In order to embody a two-stage amplifier having a high gain, a cascode or folded cascade amplifier or a multi-stage amplifier is used.
Although the folded cascade amplifier is able to provide a high gain, however, it is not appropriate for an application having a low operation voltage due to a voltage headroom. Also, the folded cascade amplifier has a complicated bias circuit so that a circuit area increases.
Since the high-gain amplifier is embodied as a multi-stage device, an increase in the circuit area is unavoidable so that a frequency compensation is difficult. Accordingly, due to the necessity for the frequency compensation using a technology such as a nested miller compensation (NMC) or a multi-path NMC (MNMC), problems such as difficult design and power consumption according to the stage increase are present.
To solve the above and/or other problems, exemplary embodiments of the present invention provide an amplifier that can provide a high gain, enables a low voltage and low power operation, has a simple frequency compensation and common mode feedback (CMFB) circuit, has a high slew rate, and can be embodied in a small area using a two-stage amplifier.
According to an exemplary embodiment of the present invention, a fully differential amplifier comprises a first single-ended current mirror type fully differential amplifier and a second single-ended current mirror type fully differential amplifier.
The first single-ended current mirror type fully differential amplifier outputs a first output signal by two stage amplifying a difference between a first input signal and a second input signal. The second single-ended current mirror type fully differential amplifier outputs a second output signal by two stage amplifying a difference between the first input signal and the second input signal. A first tail of the first single-ended current mirror type fully differential amplifier and a second tail of the second single-ended current mirror type fully differential amplifier are connected to each other and the first output signal and the second output signal are differential signals.
The fully differential amplifier further comprises a bias control circuit controlling a slew rate of each of the first output signal and the second output signal by controlling an amount of tail current of a first tail during an amplification operation.
The bias control circuit controls the amount of tail current based on currents obtained by mirroring each current flowing in a current mirror of the first single-ended current mirror type fully differential amplification unit and current flowing in a current mirror of the second single-ended current mirror type fully differential amplification unit, by a real number multiple.
The fully differential amplifier further comprises a common mode feedback circuit that controls a common mode voltage of the fully differential amplifier based on results of amplifications of differences between a reference voltage and each of the first and second output signals.
Each of the first and second single-ended current mirror type fully differential amplifiers comprises a single-ended current mirror type differential amplification unit to amplify a difference between the first input signal and the second input signal and a push-pull type amplification unit connected to an output port of the single-ended current mirror type differential amplification unit and outputting any one of the first and second output signals.
The push-pull type amplification unit comprises a first transistor of a first conductive type connected between a power voltage line and an output port of the fully differential amplifier and having a gate connected to the output port of the single-ended current mirror type differential amplification unit, a second transistor of a second conductive type connected between a ground voltage line and the output port of the fully differential amplifier, a third transistor of the second conductive type connected between a first node and the ground voltage line and including a gate connected to a drain and a gate of the second transistor, a fourth transistor of the first conductive type connected between the power voltage line and the first node and including a gate connected to a gate of a current mirror of the single-ended current mirror type differential amplification unit, and a compensation capacitor connected between the output port of the single-ended current mirror type differential amplification unit and the output port of the fully differential amplifier.
The push-pull type amplification unit further comprises a fifth transistor of the second conductive type that is connected between the first tail and the ground voltage line and including a gate connected to a gate of the third transistor of the second conductive type, and the third transistor of the second conductive type and the fifth transistor of the second conductive type form a current mirror having a current ratio of a real number multiple.
According to an exemplary embodiment of the present invention, a method for performing a class AB differential amplification comprises differentially amplifying a difference between a first input signal and a second input signal through a pair of single-ended current mirror type amplifiers respectively having tails connected to each other in parallel, and outputting a first signal and a second signal that is a differential signal of the first signal and outputting a first output signal by amplifying the first signal through a first push-pull up amplification circuit, and outputting a second outputting signal that is a differential signal of the first output signal by amplifying the second signal through a second push-pull up amplification circuit.
The method further comprises controlling a slew rate of each of the first output signal and the second output signal by controlling an amount of a tail current during an amplification operation.
Exemplary embodiments of the present invention will be understood in more detail from the following descriptions taken in conjunction with the attached drawings, in which:
Exemplary embodiments of the present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the present invention are shown. The present invention may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those of ordinary skill in the art. In the drawings, like numbers refer to like elements throughout.
The fully differential class AB amplification block 110 includes an amplification unit 112 and a bias control unit 114. The amplification unit 112 includes a first single-ended (current mirror type fully differential) amplifier A1 and a second single-ended (current mirror type fully differential) amplifier A2. The first single-ended amplifier A1 amplifies a difference between a first input signal Vin+ input to a (+) input port and a second input signal Vin− input to a (−) input port and outputs a first output signal Vout+. The second single-ended amplifier A2 amplifies a difference between the first input signal Vin+ input to the (−) input port and the second input signal Vin− input to the (+) input port and outputs a second output signal Vout− that is a differential signal with respect to the first output signal Vout+.
The bias control unit 114 controls a tail current (not shown) of each of the first single-ended amplifier A1 and the second single-ended amplifier A2. The bias control unit 114 can control the slew rate of the first output signal Vout+ and/or the second output signal Vout− by controlling the tail current.
The CMFB block 120 compares a common mode voltage VR of the fully differential class AB amplification block 110 with a reference voltage Vref and controls the first output signal Vout+ and the second output signal Vout− based on a result of the comparison. For example, when a resistance value of a first resistor R1 and a resistance value of a second resistor R2 are the same, the common mode voltage VR can be an average of a voltage of the first output signal Vout+ and a voltage of the second output signal Vout−.
When the common mode voltage VR is smaller than the reference voltage Vref, the output of the comparator 122 is a low level and PMOS transistors P1 and P2 are turned on. As the PMOS transistors P1 and P2 are turned on, the voltage of each of the first output signal Vout+ and the second output signal Vout− increases by reason of the power supply voltage VDD and the current sources ISS1 and ISS2.
The first single-ended current mirror type fully differential amplifier A1 includes first through eighth transistors M1, M2, M3, M4, M5, M6, M7, and M8, a first compensation capacitor C1, a first resistor Rz1, and a first load capacitor CL1. The first single-ended current mirror type fully differential amplifier A1 amplifies a difference between the first input signal Vin+ and the second input signal Vin− and outputs the first output signal Vout+.
The second single-ended current mirror type fully differential amplifier A2 includes the ninth through sixteenth transistors M9, M10, M11, M12, M13, M14, M15, and M16, a second compensator capacitor C2, a second resistor Rz1, and a second load capacitor CL2. The second single-ended current mirror type fully differential amplifier A2 amplifies a difference between the first input signal Vin+ and the second input signal Vin− and outputs the second output signal Vout−.
A first tail T1 of the first single-ended current mirror type fully differential amplifier A1 and a second tail T2 of the second single-ended current mirror type fully differential amplifier A2 are connected to each other. The first output signal Vout+ and the second output signal Vout− are differential signals.
The first single-ended current mirror type fully differential amplifier A1 includes a first single-ended current mirror type differential amplification unit (M1-M4) 210 and a first output amplification unit (M5-M8, C1, Rz1, and CL1) 220. The first output amplification unit 220 is connected to an output node N1 of the first single-ended current mirror type differential amplification unit 210 and can be embodied as a push-pull type amplification circuit that outputs the first output signal Vout+.
The second single-ended current mirror type fully differential amplifier A2 includes a second single-ended current mirror type differential amplification unit (M9-M12) 230 and a second output amplification unit (M13-M16, C2, Rz2, and CL2) 240. The second output amplification unit 240 is connected to an output node N3 of the second single-ended current mirror type differential amplification unit 230 and can be embodied as a push-pull type amplification circuit that outputs the second output signal Vout−.
Thus, the amplification unit 112 can perform a fully differential class AB amplification operation. The M1-M16 of
The eighth transistor M8 is connected between a power voltage VDD line and an output node N5 of the amplification unit 112 and includes a gate connected to the output node N1 of the first single-ended current mirror type differential amplification unit 210.
The sixth transistor M6 is connected between the output node N5 of the amplification unit 112 and a ground voltage VSS line. The fifth transistor M5 is connected between the seventh transistor M7 and the ground voltage VSS line. A current mirror is formed by the fifth transistor M5 and the sixth transistor M6. The sixth current I6 flowing through the sixth transistor M6 is a current obtained by mirroring the fifth current I5 flowing through the fifth transistor M5.
The seventh transistor M7 is connected between the power voltage VDD and the fifth transistor M5 and includes a gate connected to a gate of current mirror transistors M3 and M4 included in the first single-ended current mirror type differential amplification unit 210. The compensation capacitor C1 and the first resistor Rz1 are connected in series and are connected between the output node N1 of the first single-ended current mirror type differential amplification unit 210 and the output node N5 of the amplification unit 112.
The second output amplification unit 240 has the same structure as the first output amplification unit 220. As shown in
When the first input signal Vin+ is a high level and the second input signal Vin− is a low level, the voltage of the first node N1 and the voltage of the fourth node N4 are decreased and the voltages of the second and third nodes N2 and N3 are increased. The first node N1 and the second node N2 are output nodes of the first single-ended current mirror type differential amplification unit 210. The third node N3 and the fourth node N4 are output nodes of the second single-ended current mirror type differential amplification unit 230. The output of the first single-ended current mirror type differential amplification unit 210 is output from the first node N1 and the output of the second single-ended current mirror type differential amplification unit 230 is output from the third node N3.
As the voltage of the first node N1 decreases, the eighth transistor M8 is gradually turned on so that the voltage of the fifth node N5, that is, the voltage of the first output signal Vout+ is gradually increased. As the voltage of the second node N2 increases, the seventh transistor M7 is gradually turned off. Accordingly, the fifth current I5 decreases and the sixth current I6 obtained by mirroring the fifth current I5 also deceases.
Thus, a tail current (It=Iss) flows between the ground voltage VSS line and the seventh node N7 to which the first tail T1 and the second tail T2 are connected, as shown in
A gain Av of the fully differential class AB amplification unit 112 is a value obtained by multiplying the gain Av1 of the first single-ended current mirror type differential amplification unit 210 and a gain Av2 of the first output amplification unit 220. The gain Av1 of the first single-ended current mirror type differential amplification unit 210 is a value obtained by multiplying a transconductance, for example, gm1, of the first transistor M1 and a first synthetic resistance value. The first synthetic resistance value is a resistance value (ro1×ro3/(ro1+ro3)) obtained by synthesizing in parallel an output resistance ro1 of the first transistor M1 and an output resistance ro3 of the third transistor M3.
The gain Av2 of the first output amplification unit 220 is a value obtained by multiplying a transconductance, for example, gm5, of the fifth transistor M5 and a second synthetic resistance value. The second synthetic resistance value is a resistance value (ro5×ro7/(ro5+ro7)) obtained by synthesizing in parallel an output resistance ro5 of the fifth transistor M5 and an output resistance ro7 of the seventh transistor M7. Thus, the amplification unit 112 can have a high gain of over 100 dB.
The slew rate of the first output signal Vout+ is proportional to the tail current Iss and inversely proportional to a capacitance of the first capacitor C1 of the first output amplification unit 220. Thus, in the circuit shown in
The first bias control unit 114-1 includes a seventeenth transistor M17 and an eighteenth transistor M18. The seventeenth transistor M17 is connected between the seventh node N7 and the ground voltage VSS line and includes a gate connected to a gate of the thirteenth transistor M13. The eighteenth transistor M18 is connected between the seventh node N7 and the ground voltage VSS line and includes a gate connected to a gate of the fifth transistor M5.
Because the thirteenth transistor M13 and the seventeenth transistor M17 form a current mirror as shown in
Similarly, the current I18 (not shown) flowing between the drain and source of the eighteenth transistor M18 is a current (A×I5) obtained by mirroring the fifth current I5 A times. Thus, a tail current It′ flowing between the seventh node N7 and the ground voltage VSS line is a sum of the current Iss of the current source and the mirrored currents (A×I13 and A×I5).
When the first input signal Vin+ is a high level and the second input signal Vin− is a low level, because the amount of the tail current It′ is larger than that of the tail current It of
The fully differential class AB amplification block 110 of
The bias control unit 114-2 includes the nineteenth transistor through the twenty-sixth transistor (M19-M26) connected as shown in
The tail current It″ is branched into a twenty-first current I21 (not shown), a twenty-fourth current I24 (not shown), and the current Iss of the current source at the seventh node N7. The twenty-first current I21 is a current obtained by mirroring the twentieth current I20 A times, where the A is a real number. The twenty-fourth current I24 is a current obtained by mirroring the twenty-third current I23 A times.
The twenty-sixth current I26 is branched to the nineteenth current I19 (not shown) and the twentieth current I20 (not shown) at the eighth node N8. The twenty-fifth current I25 is branched to the twenty-second current I22 and the twenty-third current I23 at the ninth node N9. Thus, the twentieth current I20 is a current obtained by subtracting the nineteenth current I19 from the twenty-sixth current I26 (I20=I26-I19). The twenty-third current I23 is a current obtained by subtracting the twenty-second current I22 from the twenty-fifth current I25 (I23=I25−I22).
When the first input signal Vin+ is a high level and the second input signal Vin− is a low level, the twenty-fifth transistor M25 is gradually turned off and the twenty-sixth transistor M26 is gradually tuned on. Thus, the twenty-fifth current I25 (not shown) is gradually decreased while the twenty-sixth current I26 (not shown) is gradually increased.
Since the twenty-sixth current I26 is larger than the twenty-fifth current I25 (not shown), the tail current It″ does not flow to the ground voltage VSS line through the twenty-fourth transistor M24. Thus, the tail current It″ is branched into the current of the current source Iss and the twenty-first current I21 at the tenth node N10 and flows to the ground voltage VSS line.
When first input signal Vin+ is a high level and the second input signal Vin− is a low level, since the twenty-sixth current I26 is smaller than the twenty-fifth current I25, the tail current It″ does not flow to the ground voltage VSS line through the twenty first transistor M21. Thus, the tail current It″ is branched into the current Iss of the current source and the twenty-fourth current I24 at the tenth node N10 and flows to the ground voltage VSS line.
When the differential input signals Vin+ and Vin− are input to the fully differential class AB amplification block 110 of
Referring to
Each of the first differential transistors M1′ and M2′ can be an NMOS transistor. Output ports of the first differential transistors M1′ and M2′ are connected to the output ports of the second differential transistors M5′ and M6′, respectively. The first differential transistors M1′ and M2′ amplify a difference between the first output signal Vout+ from the amplification block 110 shown in
Each of the first load transistor M3′ and the second load transistor M4′ can be a PMOS transistor in which a gate and a source are connected to each other and is connected between the power voltage VDD line and a corresponding one of the output ports of the first differential transistors M1′ and M2′. Each of the first through fifth bias transistors M7′ through M1′ can be an NMOS transistor. The first bias transistor M7′ has a gate and a source connected to each other and is connected between the power voltage VDD line and the ground voltage VSS line.
The second bias transistor M8′ is connected between a tail of the first differential transistors M1′ and M2′ and the ground voltage VSS line and includes a gate connected to the gate of the first bias transistor M7′. The third bias transistor M9′ is connected between a tail of the second differential transistors M5′ and M6′ and the ground voltage VSS line and includes a gate connected to the gate of the second bias transistor M8′.
The fourth bias transistor M10′ is connected between the fifth node N5 and the ground voltage VSS line and includes a gate connected to the gate of the third bias transistor M9′. The fifth bias transistor M11′ is connected between the sixth node N6 and the ground voltage VSS line and includes a gate connected to the gate of the fourth bias transistor M10′.
Each of the first output transistor M12′ and the second output transistor M13′ can be a PMOS transistor. The first output transistor M12′ is connected between the fifth node N5 and the power voltage VDD line and includes a gate connected to any one of the output ports of the first differential transistors M1′ and M2′. The second output transistor M13′ is connected between the sixth node N6 and the power voltage VDD line and includes a gate connected to the gate of the first output transistor M12′.
The output signals Vout+ and Vout− of each of the amplification units 110 shown in
When each of voltages of the signals Vout+ and Vout− fed as inputs to transistors M2′ and M6′ is larger than the reference voltage Vref, the current I12′ flowing between the source and drain of the first output transistor M12′ and the current I13′ flowing between the source and drain of the second output transistor M13′ both decrease. Thus, each of the voltages of the fifth node N5 and the sixth node N6 decreases. As a result, the CMFB block 120 maintains constant the output common mode voltage of each of the circuits 112 and 110 of
A DC gain of a differential amplification unit including the current mirror type loads M14′ and M15′ of
As described above, the fully differential amplifier according to exemplary embodiments of the present invention takes a small area using the two stage amplifier, can perform a low voltage operation, and can provide a high slew rate and a high gain.
While this invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention, as defined by the appended claims.
Patent | Priority | Assignee | Title |
11223328, | Nov 03 2017 | Realtek Semiconductor Corp. | Dual-mode signal amplifying circuit of signal receiver |
7907011, | Aug 18 2008 | Samsung Electronics Co., Ltd. | Folded cascode operational amplifier having improved phase margin |
7924056, | Mar 13 2009 | ARM Limited | Low voltage differential signalling driver |
7994859, | Dec 14 2007 | MARVELL INTERNATIONAL LTD; CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | High-speed, multi-stage class AB amplifiers |
8022767, | Dec 14 2007 | MARVELL INTERNATIONAL LTD; CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | High-speed, multi-stage class AB amplifiers |
8054133, | Sep 27 2008 | Huawei Technologies Co., Ltd. | Device and method for eliminating feedback common mode signals |
8283981, | May 20 2010 | LAPIS SEMICONDUCTOR CO , LTD | Operational amplifier having a common mode feedback circuit portion |
8405458, | Oct 21 2008 | Analog Devices, Inc. | Current mirror with low headroom and linear response |
8519794, | Oct 21 2008 | Analog Devices, Inc. | Current mirror with low headroom and linear response |
9054654, | May 15 2012 | Longitude Licensing Limited | Differential amplifier circuit having plural current mirror circuits |
9246455, | Mar 15 2013 | Analog Devices, Inc | Three stage amplifier |
9501133, | Dec 10 2010 | MARVELL INTERNATIONAL LTD; CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Method and apparatus for transitioning a device between operating states to control power consumed by the device |
9647639, | Nov 13 2015 | Qualcomm Incorporated | Baseband filters and interfaces between a digital-to-analog converter and a baseband filter |
Patent | Priority | Assignee | Title |
5491455, | Nov 10 1994 | National Semiconductor Corporation | Differential-to-single ended translator that generates an output signal with very small signal distortion |
5729178, | Apr 04 1995 | Postech Foundation | Fully differential folded cascode CMOS operational amplifier having adaptive biasing and common mode feedback circuits |
6369745, | Apr 03 1998 | Cirrus Logic, INC | Analog to digital switched capacitor converter using a delta sigma modulator having very low power, distortion and noise |
6642789, | Mar 08 2002 | Texas Instruments Incorporated | Operational amplifier input stage and method |
7078970, | Jul 31 2003 | Texas Instruments Incorporated | CMOS class AB operational amplifier |
7119616, | Jul 23 2004 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Method and apparatus for a fully differential amplifier output stage |
7375585, | May 02 2005 | Texas Instruments Incorporated | Circuit and method for switching active loads of operational amplifier input stage |
KR1019990045303, | |||
KR1020040048605, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 27 2007 | KIM, HYOUNG RAE | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020019 | /0558 | |
Oct 26 2007 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 19 2013 | REM: Maintenance Fee Reminder Mailed. |
Sep 08 2013 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 08 2012 | 4 years fee payment window open |
Mar 08 2013 | 6 months grace period start (w surcharge) |
Sep 08 2013 | patent expiry (for year 4) |
Sep 08 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 08 2016 | 8 years fee payment window open |
Mar 08 2017 | 6 months grace period start (w surcharge) |
Sep 08 2017 | patent expiry (for year 8) |
Sep 08 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 08 2020 | 12 years fee payment window open |
Mar 08 2021 | 6 months grace period start (w surcharge) |
Sep 08 2021 | patent expiry (for year 12) |
Sep 08 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |