A stacked semiconductor package includes a semiconductor package module in which a plurality of semiconductor packages, which include a substrate and a semiconductor chip mounted over the substrate, are stacked. The stacked semiconductor package includes connectors for electrically connecting pairs of adjacent semiconductor packages so as to provide sequentially a signal from a lower semiconductor package of the semiconductor package module toward an upper semiconductor package. The stacked semiconductor package gives the semiconductor packages in the stacked semiconductor package the ability to cooperate with one another.
|
1. A stacked semiconductor package, comprising:
a semiconductor package module having a plurality of stacked semiconductor packages, wherein each semiconductor package includes a substrate and a semiconductor chip mounted over the substrate; and
a first connector and a second connector for electrically connecting a pair of adjacent semiconductor packages to sequentially provide a signal from a lower semiconductor package of the semiconductor package module toward an upper semiconductor package,
wherein the first and second connectors include at least two conductive connector bodies, each conductive connector body electrically connecting a pair of adjacent substrates, and an insulation member interposed between the conductive connector bodies.
11. A stacked semiconductor package, comprising:
a semiconductor package module haying a plurality of stacked semiconductor packages, wherein each semiconductor package includes a substrate and a semiconductor chip mounted over the substrate; and
a first connector and a second connector for electrically connecting a pair of adjacent semiconductor packages to sequentially provide a signal from a lower semiconductor package of the semiconductor package module toward an upper semiconductor package,
wherein the first and second connectors include an insulation body for mechanically connecting a pair of the adjacent substrates, and at least two conductive patterns disposed over the surface of the insulation body and electrically connecting the pair of adjacent substrates.
2. The stacked semiconductor package according to
3. The stacked semiconductor package according to
4. The stacked semiconductor package according to
a first via hole disposed at a first edge of the substrate, wherein the first connector is inserted into the first via hole; and
a second via hole disposed at a second edge opposite to the first edge, wherein the second connector penetrates the second via hole.
5. The stacked semiconductor package according to
6. The stacked semiconductor package according to
7. The stacked semiconductor package according to
the first connector comprises:
a first conductive connector body electrically connecting the first via hole of the first semiconductor package to the first via hole of the second semiconductor package; and
a second conductive connector body electrically connecting the first via hole of the third semiconductor package to the first via hole of the fourth semiconductor package;
each second connector comprises:
a third conductive connection body electrically connecting the second via hole of the second semiconductor package to the second via hole of the third semiconductor package.
8. The stacked semiconductor package according to
a first recess part formed in a first edge of the substrate, wherein the recess part is coupled to the first connector; and
a second recess parts formed in a second edge of the substrate opposite to the first edge and coupled to the second connector.
9. The stacked semiconductor package according to
10. The stacked semiconductor package according to
|
The present application claims priority to Korean patent application number 10-2007-0110620 filed on Oct. 31, 2007, which is incorporated herein by reference in its entirety.
The present invention relates generally to a stacked semiconductor device, and more particularly to a stacked semiconductor package in which a lower semiconductor package and an upper semiconductor package are electrically connected using a connector.
Recent developments have led to semiconductor devices that store massive amounts of data and that process the stored data in a short period of time.
A typical semiconductor device is fabricated using a semiconductor chip fabrication process for forming a semiconductor chip by integrating devices such as transistors, resistors, and capacitors and a packaging process for singulating the semiconductor chip and electrically connecting the semiconductor chip to an external circuit substrate and for protecting the semiconductor chip, which are typically weak and brittle, from external impact and/or vibration.
Recent technical developments in the package process have lead to a chip scale package having a size of no more than 100% to 105% of the size of a semiconductor chip and a stacked semiconductor package in which a plurality of semiconductor chips or a plurality of semiconductor packages are stacked.
In the stacked semiconductor package, signal transferring technology for providing a signal from a lower semiconductor package to an upper semiconductor package is very important.
A stacked semiconductor package, in which a plurality of semiconductor packages are stacked, requires technology that sequentially provides a signal from a lower semiconductor package to an upper semiconductor package.
Embodiments of the present invention are directed to a stacked semiconductor package in which a lower semiconductor package and an upper semiconductor package are electrically connected using a connector.
In one embodiment, a stacked semiconductor package comprises a semiconductor package module in which a plurality of semiconductor packages, which include a substrate and a semiconductor chip, mounted over the substrate are stacked; and a connector for electrically connecting a pair of adjacent semiconductor packages so as to sequentially provide a signal from a lower semiconductor package of the semiconductor package module toward an upper semiconductor package.
The connector includes at least two conductive connector bodies for electrically connecting a pair of adjacent substrates and an insulation member interposed between the connector bodies.
Alternatively, the connector may include an insulation body for mechanically connecting a pair of the adjacent substrates, and at least two conductive patterns disposed over the surface of the insulation body and electrically connecting the pair of the adjacent substrates.
The stacked semiconductor package may further comprise an output connector for outputting a signal from the semiconductor package module.
The output connector is outputs a signal from an uppermost semiconductor package in the semiconductor package module to a lowermost semiconductor package in the semiconductor package module.
Each substrate has a first via hole disposed at a first edge and into which a first connector is inserted; and a second via hole disposed at a second edge opposite to the first edge and into which a second connector is inserted.
A conductive layer is formed at an inside surface of each substrate formed with the first and second via holes and each conductive layer is electrically connected with each semiconductor chip.
The semiconductor package module may include four semiconductor packages that are sequentially disposed labeled as first through fourth semiconductor packages.
In the semiconductor package module including four semiconductor packages, the first connector includes a first conductive connector body for electrically connecting the first via holes of the first and second semiconductor packages; and a second conductive connector body for electrically connecting the first via holes of the third and fourth semiconductor packages. The second connector includes a third conductive connector body for electrically connecting the second via holes of the second and third semiconductor packages.
Alternative, each substrate may have a first recess part disposed at a first edge of the substrate and coupled to the first connector, and a second recess part disposed at a second edge opposite to the first edge and coupled to the second connector, rather than the via holes formed in the substrates
The first and the second recess parts may have a groove shape.
The stacked semiconductor package may further comprise a support member inserted between the substrates and having a through hole into which the connector in inserted.
In another embodiment, a stacked semiconductor package comprises a first circuit board formed with first via holes along an edge thereof; a second circuit board having second via holes corresponding to the first via holes; a connector module including a pin shaped connector for connecting the first via hole and the second via hole; a first semiconductor package mounted over the first circuit board using solder balls; and a second semiconductor package mounted over the second circuit board using solder balls.
The connector module includes a connector support block interposed between the first and the second circuit boards and through which the connector passes.
The stacked semiconductor package may further comprise solders for electrically connecting the connector and the first and the second circuit boards.
Referring to
The semiconductor package module 100 includes a plurality of semiconductor packages 10, 20, 30, and 40. In the present invention shown in
In the present invention, the four semiconductor packages 10, 20, 30 and 40 included in the semiconductor package module 100 will be referred to as first through fourth semiconductor packages 10, 20, 30, and 40. The first through fourth semiconductor packages 10 through 40 are sequentially disposed, for example, the first semiconductor package 10 is disposed at the lowermost part of the semiconductor package module 100 and the fourth semiconductor package 40 is disposed at the uppermost part of the semiconductor package module 100.
As shown in
The first semiconductor package 10 includes a first substrate 12 and a first semiconductor chip 14.
The first substrate 12 may be, for example, a printed circuit board having a plate shape. An opening 13 having a slit shape is formed at a center portion of the first substrate 12, and a plurality of connection pads (not shown) is disposed at a vicinity of the opening 13.
The first semiconductor chip 14 is disposed over the first substrate 12. Bonding pads 14a are arranged on the center portion of the first semiconductor chip 14 corresponding to the opening 13. The first semiconductor chip 14 having the bonding pads 14a is attached to the first substrate 12, and as such the bonding pads 14a are exposed through the opening 13.
The bonding pads 14a of the first semiconductor chip 14 are electrically connected to the connection pads (not shown) of the first substrate 12 using a bonding wire 16.
The second semiconductor package 20 disposed over the first semiconductor package 10 includes a second substrate 22 and a second semiconductor chip 24.
The second substrate 22 may be, for example, a printed circuit board having a plate shape. An opening 23 having a slit shape is formed in a center portion of the second substrate 22, and connection pads (not shown) are disposed in a vicinity of the opening 23.
The second semiconductor chip 24 is disposed over the second substrate 22. Bonding pads 24a are arranged in the center portion of the second semiconductor chip 24 corresponding to the opening 23. The second semiconductor chip 24 having the bonding pads 24a is attached to the second substrate 22, and as such the bonding pads 24a are exposed through the opening 23.
The bonding pads 24a of the second semiconductor chip 24 are electrically connected to the connection pads (not shown) of the second substrate 22 using a bonding wire 26.
The third semiconductor package 30 disposed over the second semiconductor package 20 includes a third substrate 32 and a third semiconductor chip 34.
The third substrate 32 may be, for example, a printed circuit board having a plate shape. An opening 33 having a slit shape is formed in a center portion of the third substrate 32, and connection pads (not shown) are disposed in a vicinity of the opening 33.
The third semiconductor chip 34 is disposed over the third substrate 32. Bonding pads 34a are arranged at the center portion of the third semiconductor chip 34 corresponding to the opening 33. The third chip 34 having the bonding pads 34a is attached to the third substrate 32, and as such the bonding pads 34a are exposed through the opening 33.
The bonding pads 34a of the third semiconductor chip 34 are electrically connected to the connection pads (not shown) of the second substrate 32 using a bonding wire 36.
The fourth semiconductor package 40 disposed over the third semiconductor package 30 includes a fourth substrate 42 and a fourth semiconductor chip 44.
The fourth substrate 42 may be, for example, a printed circuit board having a plate shape. An opening 43 having a slit shape is formed in a center portion of the fourth substrate 42, and connection pads (not shown) are disposed in a vicinity of the opening 43.
The fourth semiconductor chip 44 is disposed over the fourth substrate 42. Bonding pads 44a are arranged at the center portion of the fourth semiconductor chip 44 corresponding to the opening 43. The fourth chip 44 having the bonding pads 44a is attached to the fourth substrate 42, and as such the bonding pads 44a are exposed through the opening 43.
The bonding pads 44a of the fourth semiconductor chip 44 are electrically connected to the connection pads (not shown) of the fourth substrate 42 using a bonding wire 46.
The first through fourth semiconductor packages 10, 20, 30, and 40 described specifically above can operate separately from one another. However, the first through fourth semiconductor packages 10, 20, 30, and 40 cannot cooperate with one another because there are no connection members for connecting the first through fourth semiconductor packages 10, 20, 30, and 40 to one another.
In the present invention, in order to give the first through fourth semiconductor packages 10, 20, 30, and 40 the ability to cooperate with one another, the first through fourth substrates 12, 22, 32, and 42 include first via holes 17, 27, 37, and 47 and second via holes 18, 28, 38, and 48 respectively. The first via holes 17, 27, 37, and 47 and the second via holes 18, 28, 38, and 48 are electrically connected via connectors 200.
The first via holes 17, 27, 37, and 47 penetrate the first through fourth substrates 12, 22, 32, and 42 at a corresponding first edge of the first through fourth substrates 12, 22, 32 and 42. The first via holes 17, 27, 37 and 47 are each aligned at the first edge. When viewed from the top, a plurality of each of the first via holes 17, 27, 37, and 47 are formed in a line along the corresponding first edge of the first through fourth substrates 12, 22, 32, and 42 respectively, as shown in
The second via holes 18, 28, 38, and 48 penetrate the first the fourth substrate at a corresponding second edge that is opposite the first edge of the first through fourth substrates 12, 22, 32, and 42. The second via holes 18, 28, 38, and 48 are also each aligned with one another. When viewed from the top, a plurality of each of the second via holes 18, 28, 38, and 48 is formed in a line along the corresponding second edge (which is opposite to the first edge) of the first through fourth substrates 12, 22, 32, and 42 respectively, as shown in
The connector 200 includes a first conductive connector body 210 and a second conductive connector body 220. In addition, an output connector 250 may also be included.
Referring to
The first conductive connector body 210 electrically connects the first via hole 17 of the first substrate 12 and the first via hole 27 of the second substrate 22, and the second conductive connector body 220 electrically connects the first via hole 37 of the third substrate 32 and the first via hole 47 of the fourth substrate 42. The insulation member 215 between the first conductive connector body 210 and the second conductive connector body 220 keeps a signal applied to the first conductive connector body 210 from being applied to the second conductive connector body 220.
Referring to
Referring again to
Referring again to
The input signal input to the solder ball 11 is applied to the first semiconductor chip 14 of the first semiconductor package 10. The signal is then output from the first semiconductor chip 14 and is applied to the first conductive connector body 210 through the first via hole 17 of the first substrate 12.
The signal applied to the first conductive connector body 210 is then applied through the second substrate 22 and to the second semiconductor chip 24 of the second semiconductor package 20. Thereafter, the signal is output from the second semiconductor chip 24 and is applied through the second via hole 28 of the second substrate 22 and to the third conductive connector body 230.
The signal applied to the third conductive connector body 230 is applied through the third substrate 32 and to the third semiconductor chip 34 of the third semiconductor package 30. Thereafter, the signal output from the third semiconductor chip 34 is applied through the first via hole 37 of the third substrate 32 and to the second conductive connector body 220. The signal applied to the second conductive connector body 220 is applied through the fourth substrate 42 of the fourth semiconductor package 40 and to the fourth semiconductor chip 44. The signal applied to the fourth semiconductor chip 44 and is output through the fourth substrate 42 and to the output connector 250 shown in
The first via holes and the second via holes shown in
Additionally, in the embodiment of the present invention as shown and described in
In the embodiment shown in
A third conductive connector body 230 is electrically connected to the second recess parts 29b and 39b. The third conductive connector body 230 includes insulation members 225 that insulate the third connector 230 from the second recess parts 19b and 49b. A support member 270 is coupled to the third conductive connector body 230, and the support member 270 has through holes through which the third conductive connector bodies 230 pass.
Referring to
The first circuit board 210 may have, for example, a rectangular plate shape. The first circuit board 210 may include, for example, four edges and first via holes 212 that are formed along three edges of the first circuit board 212.
The second circuit board 220 may have, for example, a rectangular plate shape. The second circuit board 220 has substantially the same shape and size as the first circuit board 210. Second via holes 222 are formed in the second circuit board 220 in positions corresponding to the first via holes 212.
The connector module 230 is interposed between the first circuit board 210 and the second circuit board 220. The connector module 230 includes a connector support block 232 and connectors 234. The connector support block 232 is interposed between the first circuit board 210 and the second circuit board 220. The connector support block 232 has through holes through which the connectors 234 passes, and the through holes are aligned with the first via holes 212 of the first circuit board 210 and the second via holes 222 of the second circuit board 220.
The connectors 234 are inserted into the through holes of the connector support block 232, and both end parts of each of the connectors 234 project from the connector support block 232. The connectors 234 that project from the connector support block 232 are coupled to the first via hole 212 of the first circuit board 210 and the second via hole 222 of the second circuit board 220. The first via holes 212 and the connectors 234 and the second via holes 222 and the connectors 234 are electrically connected to each other using solder.
The first semiconductor package 240 is electrically connected to the first circuit board 210. The first semiconductor package 240 may be, for example, a ball grid array package (BGA) that includes a substrate (not shown), a semiconductor chip (not shown) disposed over a surface of the substrate, and a solder ball disposed on the opposite surface of the substrate. The solder ball of the second semiconductor package 250 is electrically connected to the second circuit board 220.
In
In the present embodiment, the circuit boards connected using the connector module are disposed between the semiconductor packages, and it is therefore possible to stack a plurality of semiconductor packages that have already been packaged.
As is apparent from the above description, in the present invention, a pin shaped connector including an insulation member and a conductive member is coupled to a stacked semiconductor package; and therefore, the present invention is capable of taking a signal input from an outside source and be sequentially inputting the signal to a plurality of semiconductor packages.
Although specific embodiments of the present invention have been described for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible without departing from the scope and the spirit of the invention as disclosed in the accompanying claims.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5376825, | Oct 22 1990 | Seiko Epson Corporation | Integrated circuit package for flexible computer system alternative architectures |
KR1020020039012, | |||
KR1020060068971, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 28 2007 | CHUNG, QWAN HO | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020220 | /0812 | |
Dec 10 2007 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 01 2010 | ASPN: Payor Number Assigned. |
Feb 27 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 22 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 18 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 29 2012 | 4 years fee payment window open |
Mar 29 2013 | 6 months grace period start (w surcharge) |
Sep 29 2013 | patent expiry (for year 4) |
Sep 29 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 29 2016 | 8 years fee payment window open |
Mar 29 2017 | 6 months grace period start (w surcharge) |
Sep 29 2017 | patent expiry (for year 8) |
Sep 29 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 29 2020 | 12 years fee payment window open |
Mar 29 2021 | 6 months grace period start (w surcharge) |
Sep 29 2021 | patent expiry (for year 12) |
Sep 29 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |