An rf power amplifier includes a plurality of amplifier cells. Each amplifier cell includes a bipolar transistor and a base circuit that comprises an rf coupling capacitor, a bias resistor, a base capacitor, and a base resistor. The base circuit transmits DC bias current and an rf signal to the base of the bipolar transistor to provide a selectable frequency response. The base circuit may be implemented using a structure of stacked capacitors.

Patent
   7598809
Priority
Nov 30 2007
Filed
Nov 30 2007
Issued
Oct 06 2009
Expiry
Nov 30 2027
Assg.orig
Entity
Large
2
10
EXPIRED
7. An rf power amplifier comprising:
a bipolar transistor including a collector coupled to an output node, including a base, and including an emitter coupled to a ground node, and
a base circuit including an rf input node for receiving an rf signal, including a bias voltage node for receiving a bias voltage, and including a base node coupled to the base of the bipolar transistor, the base circuit comprising a parallel resistor-capacitor circuit including a first node coupled to said bias voltage node and said rf input node, and including a second node coupled to said base node, and wherein the base circuit includes a first circuit coupled to the base of the bipolar transistor to control sub-harmonics of the bipolar transistor and includes a second circuit coupled to the base of the bipolar transistor to provide ballast to control current collapse of the bipolar transistor.
1. An rf power amplifier comprising:
a plurality of amplifier cells, each amplifier cell comprising a bipolar transistor and a base circuit,
each bipolar transistor including a collector coupled to an output node, including a base, and including an emitter coupled to a ground node,
each base circuit including an rf input node for receiving an rf signal, including a bias voltage node for receiving a bias voltage, and including a base node coupled to the base of the bipolar transistor, each base circuit comprising a parallel resistor-capacitor circuit including a first node coupled to said bias voltage node and said rf input node, and including a second node coupled to said base node, and wherein the base circuit includes a first circuit to control sub-harmonics of the bipolar transistor and a second circuit to provide ballast to control current collapse of the bipolar transistor.
8. An rf power amplifier comprising:
a bipolar transistor including a collector coupled to an output node, including a base, and including an emitter coupled to a ground node; and
a base circuit including an rf input node for receiving an rf signal, including a bias voltage node for receiving a bias voltage, and including a base node coupled to the base of the bipolar transistor,
wherein the base circuit comprises:
a first capacitor including a first node coupled to the rf input node and including a second node;
a first resistor including a first node coupled to the bias voltage node and including a second node coupled to the second node of the first capacitor;
a second capacitor including a first node coupled to the second node of the first capacitor and including a second node coupled to the base of the bipolar transistor; and
a second resistor including first and second nodes coupled to the respective first and second nodes of the second capacitor.
2. An rf power amplifier comprising:
a plurality of amplifier cells, each amplifier cell comprising a bipolar transistor and a base circuit;
each bipolar transistor including a collector coupled to an output node, including a base, and including an emitter coupled to a ground node;
each base circuit including an rf input node for receiving an rf signal, including a bias voltage node for receiving a bias voltage, and including a base node coupled to the base of the bipolar transistor;
wherein each base circuit comprises:
a first capacitor including a first node coupled to the rf input node and including a second node;
a first resistor including a first node coupled to the bias voltage node and including a second node coupled to the second node of the first capacitor;
a second capacitor including a first node coupled to the second node of the first capacitor and including a second node coupled to the base of the bipolar transistor; and
a second resistor including first and second nodes coupled to the respective first and second nodes of the second capacitor.
3. The rf power amplifier of claim 2 wherein the collectors of the bipolar transistors are coupled to a collector node.
4. The rf power amplifier of claim 2 wherein the first and second capacitors of the base circuits include a structure of stacked capacitors.
5. The rf power amplifier of claim 4 wherein one plate of the first or second capacitor is formed by a metal layer that is the same layer that forms a collector terminal of the bipolar transistor.
6. The rf power amplifier of claim 1 wherein at least two amplifier cells are arranged as a pair, the emitters of the transistors of the pair being configured as emitter fingers.
9. The rf power amplifier of claim 2, wherein at least two amplifier cells are arranged as a pair, the emitters of the transistors of the pair being configured as emitter fingers.
10. The rf power amplifier of claim 1,
wherein each base circuit comprises:
a first capacitor including a first node coupled to the rf input node and including a second node coupled to the first node of the parallel resistor-capacitor circuit; and
a first resistor including a first node coupled to the bias voltage node and including a second node coupled to the first node of the parallel resistor-capacitor circuit;
wherein the parallel resistor-capacitor circuit comprises:
a second capacitor including first and second nodes coupled to the respective first and second nodes of the parallel resistor-capacitor circuit; and
a second resistor including first and second nodes coupled to the respective first and second nodes of the second capacitor.
11. The rf power amplifier of claim 7,
wherein the base circuit comprises:
a first capacitor including a first node coupled to the rf input node and including a second node coupled to the first node of the parallel resistor-capacitor circuit; and
a first resistor including a first node coupled to the bias voltage node and including a second node coupled to the first node of the parallel resistor-capacitor circuit;
wherein the parallel resistor-capacitor circuit comprises:
a second capacitor including first and second nodes coupled to the respective first and second nodes of the parallel resistor-capacitor circuit; and
a second resistor including first and second nodes coupled to the respective first and second nodes of the second capacitor.

The present invention generally relates to a power amplifier, and more particularly to power amplifiers operating at radio frequency and microwave.

Some high power radio frequency (RF) amplifiers formed of bipolar transistors have problems with current collapse and sub-harmonics generation. The current collapse is caused by an asymmetrical circuit configuration and a non-uniform temperature distribution in the bipolar transistors. Current collapse is typically solved by a technique of dividing a large bipolar transistor into a plurality of amplifier cells with smaller bipolar transistors, and adding a plurality of resistors as ballasts to the bases and emitters of the smaller bipolar transistors in the amplifier cells. Although deep driving amplifiers at high power provides added efficiency, sub-harmonics are generated when bipolar transistors of the amplifiers are driven by a large RF signal. The sub-harmonic problem can not be disregarded because communication systems, such as global systems for mobile communication (GSM), typically have a sub-harmonic level lower than −35 dBm.

An RF power amplifier comprises a plurality of amplifier cells. Each amplifier cell comprises a bipolar transistor and a base circuit. Each bipolar transistor includes an emitter coupled to a ground node. Each base circuit includes an RF input node for receiving an RF signal, includes a bias voltage node for receiving a bias voltage, and includes a base node coupled to the base of the bipolar transistor.

In one aspect, each base circuit comprises first and second capacitors and first and second resistors. The first capacitor is coupled between the RF input node and the first resistor. The first resistor is coupled between the bias voltage node and the first capacitor. The second capacitor and the second resistor are coupled together in parallel and coupled between the base of the bipolar transistor and a node formed by the first resistor and the first capacitor.

In one aspect, the collector of the bipolar transistor is coupled to a collector node.

In another aspect, the base circuit includes a first circuit to control sub-harmonics of the bipolar transistor and includes a second circuit to provide ballast to control current collapse of the bipolar transistor.

The aspects and features of the present invention will become more apparent from the consideration of the following detailed description taken in conjunction with the accompanying drawings.

FIG. 1 is a schematic diagram of a conventional power amplifier including a ballast.

FIG. 2 is a schematic diagram of a conventional power amplifier including a base resistor and a capacitor.

FIG. 3 is a schematic diagram illustrating a power amplifier cell in accordance with the present invention.

FIG. 4 is a block diagram illustrating a power amplifier system in accordance with the present invention.

FIG. 5 is a top plan view illustrating a layout of a portion of a power amplifier cell of FIG. 3 in accordance with the present invention.

FIG. 6 is a partial cross-section view of the power amplifier cell of FIG. 5 in accordance with the present invention.

FIG. 7 is a schematic diagram illustrating an output network of the power amplifier cell of FIG. 4.

FIG. 1 is a schematic diagram of the conventional power amplifier cell 100, which may be one of a plurality of power amplifier cells in a power amplifier circuit. The power amplifier cell 100 comprises a bipolar transistor 101, a capacitor 102, a bias resistor 104 and an emitter resistor 106. The capacitor 102 couples an RF1 input node 112 to a base of the bipolar transistor 101. The bias resistor 104 couples a DC bias input node 111 to the base of the bipolar transistor 101. The emitter resistor 106 couples an emitter of the bipolar transistor 101 to a ground node 114. A collector of the bipolar transistor 101 is coupled to a collector node 113, which may be coupled to an output node (not shown). An RF signal is applied to the base of the bipolar transistor 101 through the RF input node 112 and the capacitor 102. The capacitor 102 couples the RF signal to the base of the bipolar transistor 101 by blocking the DC bias current flowing from the RF signal source. DC bias current is applied from the DC bias input node 111 to the base of the bipolar transistor 101 through the bias resistor 104. The resistors 104 and 106 are ballasts for reducing current collapse of the power amplifier cell 100 from high temperature operation.

The emitter resistor 106 is a ballast and equivalently appears in an output circuit of the bipolar transistor 101. A large emitter current flowing through the resistors 104 and 106 loses the RF power and DC current in the resistors 104 and 106. Also, the loss of DC current reduces the voltage applied from a DC power supply on the bipolar transistor 101, and limits the swing of output RF power. Therefore, the ballast of the emitter resistor 106 decreases the RF output power and power added efficiency (PAE) of the power amplifier cell 100. Moreover, the RF signal is directly coupled to the base of the bipolar transistor 101 via the coupling capacitor 102 to cause the bipolar transistor 101 to be deeply driven by the RF signal, although the emitter resistor 106 sometimes increases the RF stability of the power amplifier cell 100. The overdriving profile occasionally causes the bipolar transistor 101 of the power amplifiers to be unstable. The unstable power amplifiers output undesired spurious and sub-harmonics as noted above.

FIG. 2 is a schematic diagram of a conventional power amplifier 200. The power amplifier 200 comprises a bipolar transistor 201, a capacitor 202, and a resistor 204. The capacitor 202 and the resistor 204 are coupled to each other in parallel and coupled between an RF input node 212 and a base of the bipolar transistor 201. The resistor 204 acts as a ballast, and also improves RF stability of the bipolar transistor 201, although the capacitor 202 functions as a bypass to the RF signal. However, the capacitor 202 does not block the DC bias current flowing from an RF signal source or from one bipolar transistor to another bipolar transistor in an power amplifier cell configuration. The resistor 204 acts as the ballast, and also has a function of improving RF stability. In addition, the ballast of current collapse uses a larger resistor value than that of RF stability.

FIG. 3 is a schematic diagram illustrating a power amplifier cell 300 in accordance with the present invention. The power amplifier cell 300 comprises a plurality of amplifier group circuits 301-1 and 301-2. Although the power amplifier cell 300 comprises two amplifier group circuits 301 in an illustrative embodiment shown in FIG. 3, the power amplifier cell 300 may comprise other numbers of amplifier group circuits 301. In one embodiment, the amplifier group circuits 301 are identical. Each of the amplifier group circuits 301 comprises a base circuit 302 and a bipolar transistor 304. In one embodiment, the bipolar transistor 304 is a heterojunction bipolar transistor. The base circuit 302 comprises a base capacitor 305, an RF coupling capacitor 306, a bias resistor 307, and a base resistor 308. A first node of the bias resistor 307 is coupled to a DC bias input node 311. A second node of the bias resistor 307 is coupled to a node formed of nodes of the base resistor 308, the base capacitor 305, and the RF coupling capacitor 306. Another node of the base resistor 308 and another node of the base capacitor 305 are coupled together and to the base of the bipolar transistor 304. The base resistor 308 and the base capacitor 305 are coupled in parallel. A second node of the RF coupling capacitor 306 is coupled to an RF input node 312. A collector of the bipolar transistor 304 is coupled to a collector node 313, which may be coupled to an output node (not shown). An emitter of the bipolar transistor 304 is coupled to a ground node 314.

FIG. 4 is a block diagram illustrating a power amplifier system 400 in accordance with the present invention. The power amplifier system 400 comprises a plurality of power amplifier cells 401-1 through 401-n, and an output network 405. A DC bias input node 411 is coupled to each of the power amplifier cells 401-1 through 401-n. An RF input node 412 is coupled to each of the power amplifier cells 401-1 through 401-n. The outputs of the power amplifier cells 401-1 through 401-n are coupled to a collector node 413, which is coupled to an output network 405. An RF output network node 406 is coupled to the output network 405. A ground node 414 is coupled to the power amplifier cells 401-1 through 401-n. The power amplifier cells 401-1 through 401-n may be identical. The overall number n of the power amplifier cells 401 may be either odd or even. The output network 405 may include an RF choke, output impedance converting components and a node for coupling to a DC power supply. An illustrative embodiment of the output network 405 is described below in conjunction with FIG. 7. The output network 405 is coupled between the collector node 413 and the output node 406. In an embodiment of the power amplifier cell 401 that includes a power amplifier cell 300, the RF input node 412 is coupled to the RF input node 312, and the DC bias input node 411 is coupled to the DC bias input node 311. Further, the ground node 414 is coupled to the ground node 304, and the collector node 413 is coupled to the collector node 313.

The power amplifier system 400 may be included in wireless communication systems, e.g., telephones of global system for mobile communication (GSM), wireless local area network (WLAN), worldwide interoperability for microwave access (WiMAX), or in optical communication systems.

Referring again to FIG. 3, the operation of the power amplifier cell 300 is described. A DC bias current applied to the DC bias input node 311 is provided to the base of the bipolar transistor 304 through the bias resistor 307 and the base resistor 308. The RF coupling capacitor 306 prevents DC current flowing into the bipolar transistor 304 from an RF signal source coupled to the RF input node 312. An RF signal applied to the RF input node 312 is applied to the base of the bipolar transistor 304 through the RF coupling capacitor 306, and the parallel circuit formed of the base resistor 308 and the base capacitor 305. In one embodiment, the capacitance of the RF coupling capacitor 306 is sufficiently large to reduce the loss of RF transmission, and the resistance of the bias resistor 307 is sufficiently large to reduce RF leakage. In an illustrative example of a power cell 300 operating in a GSM frequency band, the RF coupling capacitor 306 has a capacitance of 0.20 Pico Farads, and the bias resistor 307 has a resistance of 390 ohms. The RF coupling capacitor 306 and the bias resistor 307 affect the balance of the DC and RF driving, while the power amplifier 300 operates in a deep nonlinear state. Also, the bias resistor 307 offers a ballast for preventing current collapse of the integrated power amplifier cell 300.

The resistors 307 and 308 operate as base ballasts for controlling current for thermal issues. The RF coupling capacitor 306 operates for RF coupling. The parallel impedance of the base capacitor 305 and the base resistor 308 controls the magnitude of the inputted RF signal applied to the bipolar transistor 304. The base resistor 308 reduces sub-harmonics, because it prevents the power amplifier cell 300 from being overdriven. The base capacitor 305 provides selectable frequency response based on its higher impedance at lower frequency. Therefore, the base circuit 302 is used in the power amplifier cell 300 to embody the present invention transmitting RF signal without thermal collapse and eliminating sub-harmonics.

One feature of the power amplifier cell 300 may include high power efficiency. The base side of the bipolar transistor 304 has smaller current (or power) compared with the emitter side. The base capacitor 305 and the base resistor 308 are coupled to the base side of the bipolar transistor 304, and not the emitter side, so that the base capacitor 305 and the base resistor 308 cause smaller loss of RF signal and DC current. Another feature of the power amplifier cell 300 may be from the symmetry configuration of the power amplifier cell 300. The power amplifier cell 300 includes two bipolar transistors 304 arranged as two emitter fingers. The temperature distribution of the emitter fingers is rather uniform in comparison with that of unsymmetrical configuration such as three fingers. Further, the power cell of the finger pair allows either odd or even numbers of power cells to integrate a power amplifier. Another feature of the power amplifier cell may improve the linearity of the power amplifier in terms of limiting the magnitude of RF input. The base-emitter junction of the bipolar transistor 304 dominates the nonlinear feature to the power amplifier. The contributions of harmonics and distortions can be typically reduced several dBs.

FIG. 5 is a top plan view illustrating a layout of the power amplifier cell 300. For the sake of clarity, insulating layers, such as nitrides and polyimide, and contact holes of metals are not shown in FIG. 5. FIG. 6 is a partial cross-section view of the power amplifier cell of FIG. 5. For the sake of clarity, the cross-sectional structure of the bipolar transistor 304 is not shown in FIG. 6. Instead the bipolar transistor 304 is shown by a schematic symbol.

The capacitors 305 and 306 are formed as a stacked structure, e.g., the RF input capacitor 306 is formed onto the base capacitor 305. Top and bottom planes of the RF input capacitor 306 are fabricated by a second metal 508 and a first metal 506, respectively. Top and bottom planes of the base capacitor 305 are formed of the first metal 506 and a collector metal 505, respectively. (The collector metal 505 is referred to as “collector metal” because this metal layer may be used to form the collector contact of the transistor. However, the collector metal 306 may be formed by a separate process from the capacitors and the collector.) The resistors 307 and 308 may be thin film resistors 512-1 and 512-2, respectively. A strip of the first metal 506 may be formed on the thin film resistor 512-1 dividing it to form the resistors 307 and 308. The first metal 506 is connected to a center plane of the stacked capacitor. The top plane of the stacked capacitors is fabricated by the second metal 508, which is connected to the RF input node 312. The bottom plane of the capacitors fabricated by the collector metal 505 is coupled to the base 502 of the bipolar transistor 304, and another node of the resistor 308. A strip formed by the second metal 508 is coupled to the DC bias input 313 of overall amplifier groups. An emitter node 501, a base node 502, and a collector node 503 of the bipolar transistor 304 may be formed with a rectangular shape and parallel to each other.

A substrate 610 may be formed of GaAs material. An isolation implant 607 is defined by ion implantation on the substrate 610. The collector metal 505 is formed on the isolation implant 607. A first nitride layer 605 is formed on the collector metal 505, after regions in the collector metal 505 are removed to form the plate of the base capacitor 305 and the collector contact. An insulating layer (not shown and, for example, formed of polyimide) is deposited to reduce cross-over capacitance between a second nitride 603 and the second metal 508. In the stacked area, the insulating layer is specially removed for defining the area of stacked capacitors due to its thickness and low dielectric constant. The layer of collector metal 406 is utilized as a bottom plane, and coupled by the first metal 506 to a thin film resistor 512. A second nitride layer 603 is formed on the first metal layer 506. A final nitride layer 601 is formed of silicon nitride as a preservation layer on the second metal 508.

The stacked structure may be formed using conventional foundry techniques. In one embodiment, the nitride layers 603 and 605 of the capacitors 305 and 306 are insulated and may be formed of silicon nitride. In an illustrative example, the layers 603 and 605 are the same thickness of 0.16 um, and the stacked capacitance density is 0.72 fF/um2, which is double of the conventional capacitance of 0.36 fF/um2.

The power amplifier cell 300 may be implemented in an integrated circuit. Further, the power amplifier cell 300 may be implemented compactly because the capacitors 305 and 306 are formed in a stacked structure.

FIG. 7 is a schematic diagram illustrating the output network 405 (FIG. 4). The output network 405 comprises an impedance converter 701 coupled between the collector node 413 and the output node 406, and further comprises an inductor 702 coupled between the impedance converter 701 and the DC power supply. The impedance converter 701 comprises a plurality of inductors 703 and 704 and a plurality of capacitors 707, 708 and 709.

In the foregoing description, various methods and apparatus, and specific embodiments are described. However, it should be obvious to one conversant in the art, various alternatives, modifications, and changes may be possible without departing from the spirit and the scope of the invention which is defined by the metes and bounds of the appended claims.

Kobayashi, Bun

Patent Priority Assignee Title
8098093, Jan 15 2010 National Semiconductor Corporation Efficient envelope tracking power supply for radio frequency or other power amplifiers
9263559, Dec 28 2004 Murata Manufacturing Co., Ltd. Semiconductor device and radio communication device
Patent Priority Assignee Title
5321279, Nov 09 1992 Texas Instruments Incorporated Base ballasting
5629648, Mar 29 1995 RF Micro Devices, Inc. HBT power amplifier
6441687, Aug 29 2000 Qorvo US, Inc Amplifier bias voltage generating circuit and method
6448859, Mar 28 2000 Kabushiki Kaisha Toshiba High frequency power amplifier having a bipolar transistor
6784747, Mar 20 2003 Analog Devices, Inc. Amplifier circuit
6816015, Mar 27 2003 Analog Devices, Inc. Amplifier circuit having a plurality of first and second base resistors
6828861, Jul 23 2002 Mediatek Incorporation Power amplifier with distributed capacitor
7098740, Dec 12 2002 Renesas Technology Corp. Radio frequency power amplifier and communication system
7227418, Mar 31 2004 COLLABO INNOVATIONS, INC Power amplifier
7449957, May 20 2005 COLLABO INNOVATIONS, INC Radio frequency power amplifier
/////////////////////////////////////////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 16 2007KOBAYASHI, BUNSilicon Storage Technology, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0201830573 pdf
Nov 30 2007Silicon Storage Technology, Inc.(assignment on the face of the patent)
Apr 28 2011Silicon Storage Technology, IncMicrochip Technology IncorporatedASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0262130515 pdf
Feb 08 2017Microchip Technology IncorporatedJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0416750617 pdf
May 29 2018Microchip Technology IncorporatedJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0464260001 pdf
May 29 2018MICROSEMI STORAGE SOLUTIONS, INC JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0464260001 pdf
May 29 2018Microsemi CorporationJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0464260001 pdf
May 29 2018Atmel CorporationJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0464260001 pdf
May 29 2018Silicon Storage Technology, IncJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0464260001 pdf
Sep 14 2018Microchip Technology IncorporatedWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0471030206 pdf
Sep 14 2018Silicon Storage Technology, IncWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0471030206 pdf
Sep 14 2018Microsemi CorporationWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0471030206 pdf
Sep 14 2018Atmel CorporationWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0471030206 pdf
Sep 14 2018MICROSEMI STORAGE SOLUTIONS, INC WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0471030206 pdf
Mar 27 2020Microsemi CorporationJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0533110305 pdf
Mar 27 2020MICROSEMI STORAGE SOLUTIONS, INC JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0533110305 pdf
Mar 27 2020Silicon Storage Technology, IncJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0533110305 pdf
Mar 27 2020MICROCHIP TECHNOLOGY INC JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0533110305 pdf
Mar 27 2020Atmel CorporationJPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0533110305 pdf
May 29 2020JPMORGAN CHASE BANK, N A, AS ADMINISTRATIVE AGENTMICROSEMI STORAGE SOLUTIONS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0534660011 pdf
May 29 2020JPMORGAN CHASE BANK, N A, AS ADMINISTRATIVE AGENTMicrosemi CorporationRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0534660011 pdf
May 29 2020MICROCHIP TECHNOLOGY INC Wells Fargo Bank, National AssociationSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0534680705 pdf
May 29 2020JPMORGAN CHASE BANK, N A, AS ADMINISTRATIVE AGENTAtmel CorporationRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0534660011 pdf
May 29 2020Silicon Storage Technology, IncWells Fargo Bank, National AssociationSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0534680705 pdf
May 29 2020Atmel CorporationWells Fargo Bank, National AssociationSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0534680705 pdf
May 29 2020JPMORGAN CHASE BANK, N A, AS ADMINISTRATIVE AGENTSilicon Storage Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0534660011 pdf
May 29 2020JPMORGAN CHASE BANK, N A, AS ADMINISTRATIVE AGENTMICROCHIP TECHNOLOGY INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0534660011 pdf
May 29 2020MICROSEMI STORAGE SOLUTIONS, INC Wells Fargo Bank, National AssociationSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0534680705 pdf
May 29 2020Microsemi CorporationWells Fargo Bank, National AssociationSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0534680705 pdf
Dec 17 2020MICROSEMI STORAGE SOLUTIONS, INC WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0556710612 pdf
Dec 17 2020Microsemi CorporationWELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0556710612 pdf
Dec 17 2020Atmel CorporationWELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0556710612 pdf
Dec 17 2020Silicon Storage Technology, IncWELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0556710612 pdf
Dec 17 2020Microchip Technology IncorporatedWELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0556710612 pdf
May 28 2021MICROSEMI STORAGE SOLUTIONS, INC WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0579350474 pdf
May 28 2021Microchip Technology IncorporatedWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0579350474 pdf
May 28 2021Microsemi CorporationWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0579350474 pdf
May 28 2021Atmel CorporationWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0579350474 pdf
May 28 2021Silicon Storage Technology, IncWELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSECURITY INTEREST SEE DOCUMENT FOR DETAILS 0579350474 pdf
Feb 18 2022JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTMICROSEMI STORAGE SOLUTIONS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593330222 pdf
Feb 18 2022JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTMicrosemi CorporationRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593330222 pdf
Feb 18 2022JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTAtmel CorporationRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593330222 pdf
Feb 18 2022JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTSilicon Storage Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593330222 pdf
Feb 18 2022JPMORGAN CHASE BANK, N A , AS ADMINISTRATIVE AGENTMicrochip Technology IncorporatedRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593330222 pdf
Feb 28 2022WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTMicrosemi CorporationRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593630001 pdf
Feb 28 2022WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTSilicon Storage Technology, IncRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593630001 pdf
Feb 28 2022WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTAtmel CorporationRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593630001 pdf
Feb 28 2022WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTMicrochip Technology IncorporatedRELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593630001 pdf
Feb 28 2022WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENTMICROSEMI STORAGE SOLUTIONS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0593630001 pdf
Date Maintenance Fee Events
Mar 14 2013M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Apr 06 2017M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
May 24 2021REM: Maintenance Fee Reminder Mailed.
Nov 08 2021EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Oct 06 20124 years fee payment window open
Apr 06 20136 months grace period start (w surcharge)
Oct 06 2013patent expiry (for year 4)
Oct 06 20152 years to revive unintentionally abandoned end. (for year 4)
Oct 06 20168 years fee payment window open
Apr 06 20176 months grace period start (w surcharge)
Oct 06 2017patent expiry (for year 8)
Oct 06 20192 years to revive unintentionally abandoned end. (for year 8)
Oct 06 202012 years fee payment window open
Apr 06 20216 months grace period start (w surcharge)
Oct 06 2021patent expiry (for year 12)
Oct 06 20232 years to revive unintentionally abandoned end. (for year 12)