The invention is directed to a mark pattern for forming a process monitor mark in a patterned underlayer to monitor a patterning result of a photoresist layer over the patterned underlayer around the boundary between a peripheral region and a device region of a die, wherein the patterned underlayer is formed by using a first mask having a first pattern in a main region of the first mask and the mark pattern at an unused region of the first mask and the first pattern possesses a first mask critical dimension. The mark pattern comprising: a second pattern and a frame pattern. The second pattern has a second mask critical dimension, wherein the second mask critical dimension is as same as the first mask critical dimension. The frame pattern encloses the second pattern.
|
1. A process monitor mark for monitoring a patterning result of a photoresist layer over a patterned underlayer around the boundary between a peripheral region and a device region of a die, wherein the process monitor mark and a first pattern having a first critical dimension are simultaneously formed in the patterned underlayer at an unused region and the device region of the die respectively, the process monitor mark comprising:
a first mark with a second critical dimension, wherein the second critical dimension is as same as the first critical dimension; and
a frame mark enclosing the first pattern, wherein for a material layer on the patterned underlayer and below the photoresist layer, a width of the frame mark is about 2.2-3 times of a thickness of the material layer.
8. A method for patterning a material layer over a wafer, wherein the material layer is formed on a patterned underlayer, the patterned underlayer possesses a first pattern and a process monitor mark at a device region and an unused region of the wafer respectively and the process monitor mark comprises a first mark and a frame mark enclosing the first mark, the method comprising:
let a width of the frame mark be about 2.2-3 times of a thickness of the material layer;
forming a first photoresist layer having a second pattern and a second mark on the material layer, wherein the second pattern is at the device region and the second mark covers the first mark located at the unused region;
measuring a distance between a margin of the second mark and the frame mark;
removing the first photoresist layer when the distance is not within a tolerance range; and
patterning the material layer by using the first photoresist layer when the distance is within the tolerance range.
2. The process monitor mark of
3. The process monitor mark of
4. The process monitor mark of
5. The process monitor mark of
6. The process monitor mark of
7. The process monitor mark of
9. The method of
10. The method of
11. The method of
12. The method of
|
1. Field of Invention
The present invention relates to a mark and a method for using the same. More particularly, the present invention relates to a process monitor mark and a method for using the same.
2. Description of Related Art
Conventionally, as the numbers of the material layers formed over the substrate is increased, the surface of the topmost material layer over the peripheral region of the substrate is relatively smoother. However, in the process for patterning the topmost material layer, it is not easy to control the exposure process of the lithography process performed on the photoresist layer used for patterning the topmost material layer to have the margin of the pattern topmost material layer at a desirable position around the boundary between the peripheral region and the device region. Typically, after the topmost material layer is etched by using the patterned photoresist layer as a mask, the margin of the patterned topmost material layer is inspected (After Etching Inspection, AEI) and determined whether the margin of the patterned topmost material shifts. By referring the inspection result, in the next process run, the users adjust the exposure factors of the lithography process performed on the photoresist layer or re-align the mask while the margin of the patterned topmost material layer shifts away.
Since there is no way to pre-inspect the margin of the topmost material layer before it is etched, the patterned topmost material layer should be removed and reworked when the margin of the patterned topmost material layer is not at the desirable position around the boundary of the device region and the peripheral region. Therefore, the cost is increased due to the rework. Furthermore, the whole device is failure since the isolation structure is damaged during the etching process is performed on the topmost material layer.
Accordingly, at least one objective of the present invention is to provide a mark pattern for forming a process monitor mark capable for monitoring the margin of the top material layer to be aligned in a specific region in the peripheral region of a die.
At least another objective of the present invention is to provide a method for patterning a material layer with the use of a process monitor mark so that the margin of the material layer after patterning process around the boundary between the device region and the peripheral region of the die can be well control. Hence, the problems caused by the margin of the patterned material layer shifting toward to the peripheral region and drawing back to the device region can be solved.
To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a mark pattern for forming a process monitor mark in a patterned underlayer to monitor a patterning result of a photoresist layer over the patterned underlayer around the boundary between a peripheral region and a device region of a die, wherein the patterned underlayer is formed by using a first mask having a first pattern in a main region of the first mask and the mark pattern at an unused region of the first mask and the first pattern possesses a first mask critical dimension. The mark pattern comprising: a second pattern and a frame pattern. The second pattern has a second mask critical dimension, wherein the second mask critical dimension is as same as the first mask critical dimension. The frame pattern encloses the second pattern.
In the present invention, the photoresist layer is formed by using a second mask with a third pattern at an unused region of the second mask corresponding to the unused region of the first mask. The second mask further comprises a fourth pattern in a main region of the second mask corresponding to the main region of the first mask. The third pattern is smaller than the second patterns but smaller than an area enclosed by the frame pattern. A line width of the second pattern are as same as a line width of the first pattern. A space width of the second pattern are as same as a space width of the first pattern. The unused region of the first mask includes a region corresponding to a scribe line region of a die. The unused region of the second mask includes a region corresponding to a scribe line region of a die.
The present invention also provides a process monitor mark for monitoring a patterning result of a photoresist layer over a patterned underlayer around the boundary between a peripheral region and a device region of a die, wherein the process monitor mark and a first pattern having a first critical dimension are simultaneously formed in the patterned underlayer at an unused region and the device region of the die respectively. The process monitor mark comprises a first mark and a frame mark. The first mark has a second critical dimension, wherein the second critical dimension is as same as the first critical dimension. The frame mark encloses the second pattern.
In the present invention, the photoresist layer possesses a second pattern at the device region and a second mark at the unused region. The second mark covers the first mark and is enclosed by the frame mark. The second mark is larger than the first mark but is smaller than an area enclosed by the frame mark. A line width of the first mark are as same as a line width of the first pattern. A space width of the first mark are as same as a space width of the first pattern. The unused region of the die includes a scribe line region. For a material layer on the patterned underlayer and below the photoresist layer, the width of the frame mark is about 2.2-3 times of the thickness of the material layer.
The present invention further provides a method for patterning a material layer over a wafer, wherein the material layer is formed on a patterned underlayer, the patterned underlayer possesses a first pattern and a process monitor mark at a device region and an unused region of the wafer respectively and the process monitor mark comprises a first mark and a frame mark enclosing the first mark. The method comprises steps of forming a first photoresist layer having a second pattern and a second mark on the material layer, wherein the second pattern is at the device region and the second mark covers the first mark located at the unused region. A distance between a margin of the second mark and the frame mark is measured. The first photoresist layer is removed when the distance is not within a tolerance range. The material layer is patterned by using the first photoresist layer when the distance is within the tolerance range.
In the present invention, the second mark is larger than the first mark but smaller than an area enclosed by the frame mark. A critical dimension of the first pattern is as same as that of the first mark. A line width of the first mark are as same as a line width of the first pattern. A space width of the first mark are as same as a space width of the first pattern. The unused region includes a scribe line region. The width of the frame mark is about 2.2-3 times of the thickness of the material layer.
The present invention provides a method for monitoring a patterning process of a photoresist layer over a patterned underlayer around the boundary between a peripheral region and a device region of a die, wherein the patterned underlayer has a first pattern and a first mark in the device region and an unused region of the die respectively. The method comprises steps of forming a photoresist layer over the underlayer and then exposing the photoresist to form a second pattern and a second mark at the device region and the unused region in the photoresist layer respectively. The photoresist is developed and a distance between a margin of the second mark and the frame mark is measured. The first photoresist layer is removed when the distance is not within a tolerance range.
In the present invention, the second mark is larger than the first mark but smaller than an area enclosed by the frame mark. A critical dimension of the first pattern is as same as that of the first mark. A line width of the first mark are as same as a line width of the first pattern. A space width of the first mark are as same as a space width of the first pattern. The unused region includes a scribe line region. The width of the frame mark is about 2.2-3 times of the thickness of the material layer.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Then, an underlayer (not shown) is formed over the substrate 320. The underlayer can be a combination layer comprising a conductive layer and a dielectric layer on the conductive layer. The conductive layer can be, for example, formed from the polysilicon and the dielectric layer can be, for example, formed from the silicon nitride. Furthermore, in the device region, a combination layer (not shown) is located between the substrate 320 and the underlayer. The combination layer can be, for example, a silicon oxide-silicon nitride-silicon oxide layer.
The underlayer and the combination layer are defined to form a patterned underlayer structure 324 and a combination layer 323 by using a mask 300 having a main pattern 302 and a mark pattern 304 in a main region 300a and an unused region 300b of the mask 300 respectively. In the device region 320a, the conductive layer 324a of the patterned underlayer structure 324 and the combination layer 323 together form a gate structure. In the preferred embodiment of the present invention, the array patterns on the mask 300 is used as an example for simplifying the description of the present invention. However, the patterns on the mask 300 is not limited to be the array patterns. That is, the patterns on the mask 300 can be varied according to the process to be performed. It should be noticed that the unused region 300b of the mask 300 is corresponding to the unused region 320b of the substrate 320. Moreover, the mark pattern 304 comprises a pattern 306 and a frame pattern 308. More specifically, the frame pattern 308 encloses the pattern 306. Furthermore, the size of the pattern 306 is smaller than the area enclosed by the frame pattern 308. That is, the length y1 and the width x1 of the pattern 306 are smaller than the length y2 and the width x2 of the frame pattern 308.
Moreover, during the formation of the patterned underlayer structure 324, the main pattern 302 and the mark pattern 304 on the mask 300 are transported into the pattern underlayer structure 324 to be a pattern 325 and a process monitor mark 326 at the device region 320a and the unused region 320b respectively. That is, for the main pattern 302 on the mask 300, the sub-pattern 302a and the sub-pattern 302b of the main pattern 302 are corresponding to the sub-patterns 325a and 325b of pattern 325 in the patterned underlayer structure 324 at the device region 302a respectively. Simultaneously, for the pattern 306 of the mark pattern 304 on the mask 300, the sub-pattern 306a and sub-pattern 306b of the pattern 306 are corresponding to the sub-patterns 327a and 327b of the mark 327 of the process monitor mark 326 in the patterned underlayer structure 324 at the unused region 302b. Furthermore, the frame pattern 308 of the mark pattern 304 is corresponding to a frame mark 328 of the process monitor mark 326.
It should be noticed that the mask critical dimension of the main pattern 302 is as same as that of the pattern 306. Preferably, the pattern 306 is a combination of the copies of the four corners of the main pattern 302. That is, the pattern 306 truly reflects the characteristics of the boundary of the main pattern 302. Therefore, it is understood that the line width P1 and the space width s1 of the pattern 325 in the device region 320a is as same as the line width P2 and the space width s2 of the mark 327 of the process monitor mark 326 respectively. On the other words, the critical dimension of the pattern 325 is as same as that of the mark 327.
Thereafter, between the sub-patterns in the device region 320a, a doped region 329 is formed in the substrate 320.
As shown in
As shown in
Therefore, by measuring a distance d between the margin of the photoresist layer 332 in the unused region 320b of the substrate 320 and the frame mark 328 and determining the distance d is within the tolerance range, the quality of the photoresist patterning process can be obtained. That is, the measured distance d reflects the. patterning result of the photoresist layer 332 around the boundary between a peripheral region 320c and a device region 320a of the substrate 320.
In this preferred embodiment of the invention, only the right-hand side of the. process monitor mark 326 is shown in
In the invention, by measuring the distance between the margin of the patterned photoresist layer and the frame mark, the patterning result of the photoresist layer in the device region can be obtained before the patterned photoresist is used as a mask for patterning the material layer. Therefore, the process can be well monitor by using the process monitor mark in the unused region. Furthermore, the margin of the patterned photoresist layer around the boundary of the device region and the peripheral region can be well controlled and predicted.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing descriptions, it is intended that the present invention covers modifications and variations of this invention if they fall within the scope of the following claims and their equivalents.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6620557, | Jan 26 2000 | Renesas Electronics Corporation | Photo-mask, photo-mask pair, semiconductor device and method of manufacturing a semiconductor device |
7175943, | Dec 04 2002 | Kabushiki Kaisha Toshiba | Reticle set, method for designing a reticle set, exposure monitoring method, inspection method for reticle set and manufacturing method for a semiconductor device |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 27 2006 | Macronix International Co., Ltd. | (assignment on the face of the patent) | / | |||
Feb 23 2006 | YANG, CHIN-CHENG | MACRONIX INTERNATIONAL CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017502 | /0093 |
Date | Maintenance Fee Events |
Mar 11 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 19 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 15 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 26 2013 | 4 years fee payment window open |
Jul 26 2013 | 6 months grace period start (w surcharge) |
Jan 26 2014 | patent expiry (for year 4) |
Jan 26 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 26 2017 | 8 years fee payment window open |
Jul 26 2017 | 6 months grace period start (w surcharge) |
Jan 26 2018 | patent expiry (for year 8) |
Jan 26 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 26 2021 | 12 years fee payment window open |
Jul 26 2021 | 6 months grace period start (w surcharge) |
Jan 26 2022 | patent expiry (for year 12) |
Jan 26 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |