An image sensor has a plurality of pixels each with a photoelectric conversion element and a detection transistor the threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element. The image sensor includes a second conductivity type shield region and a first conductivity type photoelectric conversion region; a first conductivity type well region linked to the photoelectric conversion region; a ring-like gate electrode; a second conductivity type source region at the inside of the ring-like gate electrode; a second conductivity type drain region. The image sensor further includes a potential pocket region that is formed in the well region below the ring-like gate electrode and accumulates the electrical charge, wherein the width of the gate electrode is formed narrower in the part adjacent to the photoelectric conversion region than in other parts.
|
4. An image sensor having a plurality of pixels, each of which includes a photoelectric conversion element and a detection transistor a threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element, comprising:
a second conductivity type shield region and a first conductivity type photoelectric conversion region below the shield region that constitute the photoelectric conversion element and are formed in a first conductivity type substrate;
a first conductivity type well region that is formed in the substrate and linked to the photoelectric conversion region;
a second conductivity type source region formed in the well region;
a second conductivity type drain region that is formed surrounding the well region and the photoelectric conversion region;
a ring-like gate electrode that is formed on the well region and surrounding said source region, and is positioned between said source region and said drain region and between said source region and said photoelectric conversion region; and
a potential pocket region, formed in the well region and below the ring-like gate electrode, for accumulating the electrical charge,
wherein a width of the potential pocket region in a channel direction of the ring-like gate electrode is formed narrower in a first part adjacent to the photoelectric conversion region than in a second part other than the first part.
1. An image sensor having a plurality of pixels, each of which includes a photoelectric conversion element and a detection transistor a threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element, comprising:
a second conductivity type shield region and a first conductivity type photoelectric conversion region below the shield region that constitute the photoelectric conversion element and are formed in a first conductivity type substrate;
a first conductivity type well region that is formed in the substrate and linked to the photoelectric conversion region;
a second conductivity type source region formed in the well region;
a second conductivity type drain region that is formed surrounding the well region and the photoelectric conversion region;
a ring-like gate electrode that is formed on the well region and surrounding said source region, and is positioned between said source region and drain region and between said source region and said photoelectric conversion region; and
a potential pocket region, formed in the well region and below the ring-like gate electrode, for accumulating the electrical charge,
wherein a width of a first part of the ring-like gate electrode located between the source region and the photoelectric conversion region is formed narrower than a width of a second part of the ring-like gate electrode located between the source region and the drain region.
2. The image sensor according to
said first part of the ring-like gate electrode and said second part of the ring-like gate electrode are positioned at opposite sides of each other, and extend in the same direction respectively.
3. The image sensor according to
said potential pocket region is formed in the well region that is positioned below a central portion in a gate length direction of the ring-like gate electrode.
5. The image sensor according to
said first part of the ring-like gate electrode and said second part of the ring-like gate electrode are positioned at opposite sides of each other, and extend in the same direction respectively.
6. The image sensor according to
said potential pocket region is formed in the well region that is positioned below a central portion in a gate length direction of the ring-like gate electrode.
7. The image sensor according to
a second conductivity type isolation region buried in the substrate, that surrounds the well region and the photoelectric conversion region and isolates the well region and photoelectric conversion region from the substrate, and the isolated region is linked to the drain region.
8. The image sensor according to
9. The image sensor according to
10. The image sensor according to
11. The image sensor according to
a second conductivity type buried isolation region that is buried between the well region and the substrate and linked to the drain region,
wherein the buried isolation region is formed in a shape that includes the gate electrode from a planar perspective.
|
This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2004-190853, filed on Jun. 29, 2004, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a threshold voltage (Vth) modulation image sensor and, more particularly, to a Vth modulation image sensor that permits pixel miniaturization.
2. Description of the Related Art
Image sensors that employ CCD are widely used. However, CCD image sensors have a complex pixel structure and require a process that is different from an ordinary CMOS process. It is therefore not easy to incorporate a CCD image sensor in the same chip as that of a peripheral signal processing circuit. On the other hand, as an image sensor that can be fabricated by means of a CMOS process, a CMOS image sensor has been proposed. A general CMOS image sensor comprises, in a single pixel, a plurality of transistors and a photoelectric conversion element such as a photodiode, and hence miniaturization of the pixel size is difficult.
As means for permitting this pixel miniaturization, a Vth modulation image sensor that uses Vth modulation of a MOS transistor according to the amount of light received has been proposed. For example, such an image sensor is disclosed by Japanese Patent Application Laid Open Nos. H11-195778, 2002-353433, and 2002-329856. In a Vth modulation CMOS sensor, electrical charge (carriers such as holes, electrons, and so forth) is generated by a photodiode that is formed in a well region common to a detection transistor, the charge is accumulated in the well region, and the variation in the threshold voltage of the detection MOS transistor that accompanies this electrical charge accumulation is then outputted as an image signal. Because each pixel is constituted by a single photodiode and a single transistor, the sensor is suited to pixel size miniaturization.
In addition, it has been proposed that the detection transistor be constituted by a ring-like gate electrode, a source region within the ring, and a drain region outside the ring to dispense with a pixel isolation region made of insulation material and suppress a leak current arising from the pixel isolation region. Such an arrangement is shown in FIG. 16 of Japanese Patent Application Laid Open No. 2002-329856, for example. This image sensor forms a potential pocket for the accumulation of electrical charge in a well region, establishes an efficient accumulation of photoelectric converted electrical charge in the potential pocket, and increases the variation in the threshold voltage of the detection transistor caused by the accumulated electrical charge, whereby the sensitivity of the sensor increases.
Further, in the Vth modulation image sensor, the potential pocket for increasing the sensitivity is established close to the source region in the ring and spaced apart from the drain region. By spacing the potential pocket apart from the drain region, the junction capacity with the drain region is reduced, the variation in the threshold value of the potential pocket region is increased given even a small amount of electrical charge, and the sensitivity is raised.
For this reason, in the channel region below the gate electrode, the potential pocket region is eccentrically located on the source region side and hence the width of the gate electrode is large, which is the main factor preventing pixel miniaturization.
Therefore, an object of the present invention is to provide a Vth modulation image sensor that permits pixel miniaturization.
A further object of the present invention is to provide a Vth modulation image sensor that has a new structure that permits pixel miniaturization.
In order to achieve the above objects, a first aspect of the present invention is an image sensor that has a plurality of pixels each with a photoelectric conversion element and a detection transistor the threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element. The image sensor includes a second conductivity type shield region and a first conductivity type photoelectric conversion region below the shield region that constitute the photoelectric conversion element and are formed in a first conductivity type substrate; a first conductivity type well region that is formed in the substrate and linked to the photoelectric conversion region; a ring-like gate electrode formed on the well region; a second conductivity type source region that is formed in the well region and at the inside of the ring-like gate electrode; a second conductivity type drain region that is formed adjacent to the well region and at the outside of the ring-like gate electrode and the photoelectric conversion region. The image sensor further includes a potential pocket region that is formed in the well region below the ring-like gate electrode and accumulates the electrical charge, wherein the width of the gate electrode is formed narrower in the part adjacent to the photoelectric conversion region than in other parts.
In order to achieve the above objects, a second aspect of the present invention is an image sensor that has a plurality of pixels each with a photoelectric conversion element and a detection transistor the threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element. The image sensor includes a second conductivity type shield region and a first conductivity type photoelectric conversion region below the shield region that constitute the photoelectric conversion element and are formed in a first conductivity type substrate; a first conductivity type well region that is formed in the substrate and linked to the photoelectric conversion region; a ring-like gate electrode formed on the well region; a second conductivity type source region that is formed in the well region and at the inside of the ring-like gate electrode; and a second conductivity type drain region that is formed adjacent to the well region and at the outside of the ring-like gate electrode and the photoelectric conversion region. The image sensor further includes a potential pocket region that is formed in the well region below the ring-like gate electrode and accumulates the electrical charge, wherein the width of the potential pocket region in the channel direction is formed narrower in the part adjacent to the photoelectric conversion region than in other parts.
In order to achieve the above objects, a third aspect of the present invention is an image sensor that has a plurality of pixels each with a photoelectric conversion element and a detection transistor the threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element. The image sensor includes a second conductivity type shield region and a first conductivity type photoelectric conversion region below the shield region that constitute the photoelectric conversion element and are formed in a first conductivity type substrate; a first conductivity type well region that is formed in the substrate and linked to the photoelectric conversion region; a ring-like gate electrode formed on the well region; a second conductivity type source region that is formed in the well region and at the inside of the ring-like gate electrode; a second conductivity type drain region that is formed adjacent to the well region and at the outside of the ring-like gate electrode and the photoelectric conversion region. The image sensor further includes a potential pocket region that is formed in the well region and below the ring-like gate electrode without eccentricity on the source-region side and accumulates the electrical charge, wherein the difference of potential height of the potential pocket region within the ring-like potential pocket region is at most no more than 100 mV.
In order to achieve the above object, a fourth aspect of the present invention is an image sensor that has a plurality of pixels each with a photoelectric conversion element and a detection transistor the threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element. The image sensor includes a second conductivity type shield region and a first conductivity type photoelectric conversion region below the shield region that constitute the photoelectric conversion element and are formed in a first conductivity type substrate; a first conductivity type well region that is formed in the substrate and linked to the photoelectric conversion region; a ring-like gate electrode formed on the well region; a second conductivity type source region that is formed in the well region and at the inside of the ring-like gate electrode; a second conductivity type drain region that is formed adjacent to the well region and at the outside of the ring-like gate electrode and the photoelectric conversion region. The image sensor further includes a first conductivity type potential pocket region that is formed in the well region below the ring-like gate electrode and accumulates the electrical charge, wherein the impurity concentration of the potential pocket region is lower in the part adjacent to the photoelectric conversion region than in other part.
In order to achieve the above objects, a fifth aspect of the present invention is an image sensor that has a plurality of pixels each with a photoelectric conversion element and a detection transistor the threshold voltage of which fluctuates in accordance with electrical charge generated in the photoelectric conversion element. The image sensor includes a second conductivity type shield region and a first conductivity type photoelectric conversion region below the shield region that constitute the photoelectric conversion element and are formed in a first conductivity type substrate; a first conductivity type well region that is formed in the substrate and linked to the photoelectric conversion region; a ring-like gate electrode formed on the well region; a second conductivity type source region that is formed in the well region and at the inside of the ring-like gate electrode; a second conductivity type drain region that is formed adjacent to the well region and at the outside of the ring-like gate electrode and the photoelectric conversion region; the image sensor further includes a first conductivity type potential pocket region that is formed in the well region below the ring-like gate electrode and accumulates the electrical charge, wherein the drain region adjacent to the ring-like gate electrode includes a surface region that is formed at the surface of the substrate and adjacent to the potential pocket region, and a deep region that is formed at a region deeper than the surface region and spaced apart from the potential pocket region.
In order to achieve the above objects, a sixth aspect of the present invention is the image sensor according to the first to fifth aspects, further comprising a second conductivity type buried isolation region that is buried between the well region and the substrate and linked to the drain region, wherein, when the transition is made from a first state in which the drain voltage of the drain region is lower than the gate voltage of the gate electrode to a second state in which the drain voltage of the drain region is higher than the gate voltage of the gate electrode, the gate voltage is lowered after first raising the drain voltage.
In order to achieve the above objects, a seventh aspect of the present invention is the image sensor according to the above first to fifth aspects, further comprising a second conductivity type buried isolation region that is buried between the well region and the substrate and linked to the drain region, wherein, when the transition is made from a first state in which the drain voltage of the drain region is lower than the gate voltage of the gate electrode to a second state in which the drain voltage of the drain region is higher than the gate voltage of the gate electrode, the gate voltage is lowered to the second state after rendering the gate voltage an intermediate voltage between the voltages of the first and second states and then raising the drain voltage.
According to aspects 1 to 5 of the present invention above, the potential pocket region can be provided below the gate electrode without shifting to the source-region side and the gate electrode width can be narrowed, whereby the pixel region can be miniaturized. Further, the depth of the potential of the potential pocket region can be made substantially uniform and the light sensitivity can be raised.
In addition, according to aspects 6 and 7 of the present invention above, as a result of the provision of a miniaturized pixel region, the problem posed by a structure in which electrical charge accumulated in the well region due to the fluctuation of the gate voltage is readily released to the substrate side can be avoided.
Embodiments of the present invention will be described hereinbelow with reference to the drawings. However, the technical scope of the present invention is not limited to or by these embodiments and instead covers the items appearing in the claims and any equivalents thereof.
Further, as shown in the cross-sectional view of
The P-type well region FPW and photoelectric conversion region PD are surrounded by an N-type isolation region N-ISO that is buried in a region from the substrate surface to the substrate deep below the substrate surface and are in a floating state electrically isolated from the ground-connected substrate Sub. Further, hole-electron pairs are generated in the photoelectric conversion region PD as a result of light entering the photodiode region. The electrons migrate toward the shield region SHD and the holes accumulate in the potential pocket region HPK in the well region FPW. When holes have accumulated in the potential pocket region HPK, the threshold voltage of the detection transistor drops as a result of the accumulated holes. Therefore, if the drain of the detection transistor is connected to a predetermined high potential and a predetermined potential is applied to the gate to render a source follower, the source voltage rises due to the drop in the threshold voltage and the amount of light can be detected via a source line.
Further, because the detection transistor is an N channel transistor in this example, the potential pocket region HPK is a hole pocket region in which the potential with respect to the holes is lower than that of the surrounding area, the potential pocket region HPK being formed by means of a high-density P-type region in a P well region. Therefore, in cases where the detection transistor is a P channel transistor and the well region is an N-type region, the potential pocket region HPK is a high-density N-type pocket region in which the potential with respect to the electrons is lower.
As is clear from
As shown by the planar view of
However, because the potential pocket region HPK described above is inclined toward the source region SC, narrowing the gate width of the gate electrode GT is difficult and miniaturization of the pixel region is troublesome. Therefore, provision of the potential pocket region HPK over the whole of the region below the ring-like gate electrode may be considered while dispensing with the eccentric location of the potential pocket region HPK.
Therefore, when a potential pocket region HPK is simply formed in the whole region below the gate electrode, there is then the problem that the respective heights of the potential in the pocket region HPK (PD) close to the photoelectric conversion region PD and in the opposite pocket region HPK (non-PD) close to the isolation region N-ISO (2) provided in the substrate are non-uniform. This potential non-uniformity brings about a drop in the sensitivity to a small amount of light. That is, due to the non-uniformity of the potential of the potential pocket region HPK, holes generated by the small amount of light are first stored in the low-potential region HPK (PD). In this state, as shown in
The depth of the potential of the pocket region becomes deeper moving from the adjacent N-type region DR (1) and source region SC. That is, the form of the potential of the pocket region is determined in accordance with the Poisson equation and the potential at the boundary between the pocket region and surrounding region. So the potential of the pocket region drops substantially as a quadratic function of the distance. Therefore, by narrowing the PD-side gate width, the width of the pocket region HPK (PD) is narrowed, whereby the depth of the potential can be reduced. That is, as shown in the hole potential diagram of
The specific process for this fabrication involves, in the subsequently-described ion implantation that forms the pocket region, performing ion implantation of B ions at substantially 35 keV, 4.3E12 (atm/cm2) into the whole of the ring-like pocket region, and performing ion implantation again with B ions at substantially 35 keV, 0.5E12 into the region other than the region adjacent to the PD region. That is, ion implantation of 4.3E12 into the pocket region adjacent to the PD region and of 4.8E12 into the remaining region is performed, whereby the impurity concentration difference is generated.
As a result of this constitution, the influence on the pocket region HPK exerted by the N-type isolation region N-ISO in the substrate and by the drain DR(1) in PD side is substantially uniform in the whole region of the ring-like pocket region HPK, meaning that, even when the pocket region HPK has the same concentration and the same width, the potential depth is substantially uniform. As a result, the drop in sensitivity to the small light amount mentioned earlier can be suppressed.
The overall constitution of the image sensor, the process steps and the operating principles thereof will be described in order below on the basis of the image sensor according to the first embodiment.
Overall Constitution and Pixel Circuit
As shown in the pixel circuit diagram in
Fabrication Process
The fabrication process of the image sensor of this embodiment will be described by means of
Thereafter, in step (A) of
Thereafter, at the step (B) of
The well formation step of a pixel with a pitch size of 3.0 μm will be described below.
In step (C) of
Thereafter, in step (D) of
(1) Buried N-type isolation region N-ISO
(2) P-type floating well region FPW and P-type potential pocket region HPK
(3) Threshold voltage adjustment N-type impurity region CH
In step (E) of
P+
470 k
2 to 5E12
implantation peak depth about 0.55 μm
P+
270 k
2 to 5E12
implantation peak depth about 0.33 μm
P+
100 k
1 to 5E12
implantation peak depth about 0.13 μm
As+
80 k
5E13 to 2E14
implantation peak depth about 0.03 μm
As a result of the above ion implantation, the regions FPW and HPK that were ion-implanted with boron B in step (D) of
Thereafter, in step (F) of
B+
600 k
2 to 4E12
implantation peak depth about 1.15 μm
B+
500 k
2 to 4E12
implantation peak depth about 1.0 μm
As a result of this ion implantation, the thickness of the N-type isolation region N-ISO buried immediately below the gate electrode is reduced. That is, an N-type buried isolation region with a profile with a narrow width and a steep impurity concentration profile is formed between the floating well region FPW in which the potential pocket region HPK is formed and the substrate Sub. This step (F) completes the well region formation step that is executed by means of pixel-portion ion implantation.
In addition, in the ion implantation, by setting the tilt angle of the ion implantation device at a slight incline (8°, for example) as shown in the cross-sectional view in
In step (G) of
In step (H) of
Thereafter, a silicon nitride film SiN of about 30 nm is deposited as a anti-reflection coating film, a resist with a gate electrode pattern is formed, and stacked films of the polysilicon layer and silicon nitride film layer are etched by means of a chlorine-based etching gas to render the gate electrode shape. The gate-electrode patterning step is performed at the same time in the pixel portion and peripheral logic circuit section. Here, the gate electrode pattern is formed in the pixel portion with a narrow gate width d1 on the side of the photodiode PD and with a wide gate width d2 elsewhere as illustrated by
Further, although not illustrated, N-type low-density source, drain region LDD of an N-channel-side, and P-type low-density source, drain region LDD of a P-channel-side are each formed in the logic section with the gate electrode serving as a mask.
In step (I) of
Therefore, because the shape of the potential pocket region HPK is defined by the asymmetric gate electrodes GT1 and GT2, the shape of the potential pocket region HPK is formed narrowly on the side of the photodiode PD and widely in the remaining region. As a result, the potential level of the ring-like potential pocket region HPK can be made substantially uniform.
In step (J) of
Thereafter, as a result of sputtering with cobalt Co or titanium Ti and annealing, a CoSi or TiSi metal silicide MSSD is formed on the silicon substrate surface of the logic circuit section and the gate electrode. Because the surface of the pixel portion is covered by a silicon oxide film 30, a silicide is not formed by the sputtering.
In step (K) of
Fabrication steps for the image sensor comprising a peripheral logic circuit of the first embodiment were described above. In the case of the second embodiment, the similar fabrication steps are performed such that the gate width is uniform and the concentration of the potential pocket region HPK in the region linked to the photodiode is lower than that of the remaining region. Further, in the case of the third embodiment, the similar fabrication steps are performed such that the gate width and the concentration of the potential pocket region HPK are uniform and, in regions other than the region linked to the photodiode, the N-type isolation region N-ISO extending in the depth direction from the substrate surface may be formed spaced apart from the gate electrode.
Operating Principles
Thereafter, according to the storage operation shown in FIG. 28, the holes produced in the photoelectric conversion region PD in response to the received light are accumulated in the potential pocket region HPK. At such time, about 3V is applied to the gate, and 1 to 1.5 V is applied to the drain. As a result of this hole accumulation, the threshold voltage of the detection transistor changes (drops). Accordingly, a voltage that drops from the gate voltage by the threshold voltage of the detection transistor is generated at the source at signal read operation. Further, the detection transistor is held in the ON state so that an N-type channel region is formed in the substrate surface, and thereby the effect on the accumulated holes given by the interface states between the silicon substrate and silicon oxide film is suppressed. Further, following the storage operation of a predetermined time, a source voltage is outputted as a detection signal voltage according to the reading operation shown in
Returning now to
As shown in
Therefore, in this embodiment, when the transition is made from the storage state to the non-selection (reading of another pixel) state, (1) driving is such that the gate voltage is lowered to 0V after first raising the drain voltage about 3V and increasing the height of the potential of the N-type buried isolation region N-ISO to which the drain voltage is applied. Alternatively, (2) the reduction of the gate voltage is performed stepwise or progressively and the potential barrier of the buried isolation region N-ISO is not reduced as a result of the AC capacitive coupling.
As described above, according to the image sensor of this embodiment, the pixel size can be reduced, the potential depth of the potential pocket region HPK can be made substantially uniform, and the detection sensitivity with respect to a small amount of light can be raised. Further, by adopting the above driving method, noise charges (holes) coming from the substrate side can be prevented. Further, in the image sensor of this embodiment, pixel isolation is made by means of a drain region and the image sensor does not have an isolation structure that utilizes a silicon oxide. Therefore, there is no leak current caused by such an isolation structure and, even though the pixel region is reduced, a drop in the detection sensitivity can be avoided.
Nomura, Toshio, Ohkawa, Narumi, Asano, Masayoshi
Patent | Priority | Assignee | Title |
9112025, | Aug 07 2013 | SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION; Semiconductor Manufacturing International (Shanghai) Corporation | LDMOS device and fabrication method |
9793208, | Sep 29 2015 | GLOBALFOUNDRIES Singapore Pte. Ltd. | Plasma discharge path |
Patent | Priority | Assignee | Title |
4878120, | Mar 29 1984 | Olympus Optical Co., Ltd. | Solid state image sensor including static induction transistor with gate surrounding source and/or drain |
5869352, | Oct 04 1995 | Sony Corporation | Method of manufacturing an amplifying solid-state imaging device |
6051857, | Jan 07 1998 | Innotech Corporation | Solid-state imaging device and method of detecting optical signals using the same |
6448596, | Aug 15 2000 | Innotech Corporation | Solid-state imaging device |
6489658, | Jul 06 1998 | Institut Fur Mikroelectronik Stuttgart | MOS-transistor for a photo cell |
6512547, | Jan 07 1998 | Innotech Corporation | Solid-state imaging device and method of detecting optical signals using the same |
6914228, | Feb 21 2003 | Seiko Epson Corporation | Solid-state imaging device |
6946638, | Sep 09 2003 | Seiko Epson Corporation | Solid-state imaging device and method of driving the same |
7052928, | Feb 12 2003 | Sharp Kabushiki Kaisha | Solid state imaging device, method for producing the same, and portable electronic device |
7132705, | Sep 09 2003 | Seiko Epson Corporation | Solid state imaging device and method of driving the same |
7132706, | Nov 26 2003 | Seiko Epson Corporation | Solid-state imaging device |
7285764, | Sep 09 2003 | Seiko Epson Corporation | Solid state imaging device and method of driving the same |
JP11195778, | |||
JP2002329856, | |||
JP2002353433, | |||
JP200250753, | |||
JP8125155, | |||
KR200233493, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 28 2004 | OHKAWA, NARUMI | Fujitsu Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016417 | /0956 | |
Oct 28 2004 | NOMURA, TOSHIO | Fujitsu Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016417 | /0956 | |
Nov 01 2004 | ASANO, MASAYOSHI | Fujitsu Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016417 | /0956 | |
Mar 25 2005 | Fujitsu Microelectronics Limited | (assignment on the face of the patent) | / | |||
Nov 04 2008 | Fujitsu Limited | Fujitsu Microelectronics Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021976 | /0089 | |
Apr 01 2010 | Fujitsu Microelectronics Limited | Fujitsu Semiconductor Limited | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 024651 | /0744 | |
Sep 09 2016 | Fujitsu Semiconductor Limited | Fujitsu Semiconductor Limited | CHANGE OF ADDRESS | 041188 | /0401 |
Date | Maintenance Fee Events |
Dec 01 2010 | ASPN: Payor Number Assigned. |
Aug 28 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 06 2017 | REM: Maintenance Fee Reminder Mailed. |
Apr 23 2018 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Mar 23 2013 | 4 years fee payment window open |
Sep 23 2013 | 6 months grace period start (w surcharge) |
Mar 23 2014 | patent expiry (for year 4) |
Mar 23 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 23 2017 | 8 years fee payment window open |
Sep 23 2017 | 6 months grace period start (w surcharge) |
Mar 23 2018 | patent expiry (for year 8) |
Mar 23 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 23 2021 | 12 years fee payment window open |
Sep 23 2021 | 6 months grace period start (w surcharge) |
Mar 23 2022 | patent expiry (for year 12) |
Mar 23 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |