Apparatus and methods are provided for fabricating semiconductor devices with reduced bipolar effects. One apparatus includes a semiconductor body (120) including a surface and a transistor source (300) located in the semiconductor body proximate the surface, and the transistor source includes an area (310) of alternating conductivity regions (3110, 3120). Another apparatus includes a semiconductor body (120) including a first conductivity and a transistor source (500) located in the semiconductor body. The transistor source includes multiple regions (5120) including a second conductivity, wherein the regions and the semiconductor body form an area (510) of alternating regions of the first and second conductivities. One method includes implanting a semiconductor well (120) including a first conductivity in a substrate (110) and implanting a plurality of doped regions (5120) comprising a second conductivity in the semiconductor well. An area (510) comprising regions of alternating conductivities is then formed in the semiconductor well.
|
15. A semiconductor device, comprising:
a semiconductor body comprising a surface;
a transistor source located in the semiconductor body proximate the surface; and
a first area comprising alternating p-type regions and n-type regions located in the transistor source, wherein the first area comprises a silicided block region separating a p-type region from an n-type region.
1. A semiconductor device, comprising:
a semiconductor body comprising a surface;
a transistor drain located in the semiconductor body proximate the surface;
a transistor source located in the semiconductor body proximate the surface and spaced apart from the transistor drain, wherein a direction of current flow extends between the transistor drain and the transistor source; and
a first area comprising multiple p-type regions and multiple n-type regions that are interdigitated with each other in an alternating arrangement and are located in the transistor source at the surface, wherein the p-type regions and n-type regions are interdigitated along a first direction that is perpendicular to the direction of current flow, and the p-type regions and n-type regions have lengths and abutting edges that are parallel with the surface and extend along a second direction that is parallel to the direction of current flow.
16. A semiconductor device, comprising:
a semiconductor body comprising a surface and a first conductivity type;
a transistor drain located in the semiconductor body proximate the surface;
a transistor source located in the semiconductor body proximate the surface and spaced apart from the transistor drain, wherein a direction of current flow extends between the transistor drain and the transistor source; and
a first plurality of regions comprising a second conductivity type located in the transistor source at the surface, the first plurality of regions and the semiconductor body forming a first area of alternating regions of the first and second conductivity types, wherein the alternating regions are interdigitated along a first direction that is perpendicular to the direction of current flow, and the alternating regions have lengths and abutting edges that are parallel with the surface and extend along a second direction that is parallel to the direction of current flow.
2. The semiconductor device of
3. The semiconductor device of
4. The semiconductor device of
5. The semiconductor of
6. The semiconductor of
7. The semiconductor device of
8. The semiconductor device of
9. The semiconductor device of
a first polysilicon region located in the transistor source; and
a second polysilicon region located in the transistor source, the first area separating the first and second polysilicon regions.
10. The semiconductor device of
11. The semiconductor device of
12. The semiconductor device of
13. The semiconductor device of
14. The semiconductor device of
17. The semiconductor device of
18. The semiconductor device of
19. The semiconductor device of
20. The semiconductor device of
|
The present invention generally relates to semiconductor devices and methods for fabricating semiconductor devices, and more particularly relates to semiconductor devices embodying a source including positive regions interdigitated with negative regions.
A metal oxide semiconductor field-effect transistor (MOSFET) device operates by virtue of a field controlled channel established in a semiconductor body or surface. MOSFET devices come in a wide variety of forms and employ other materials besides simple metals and oxides. Persons of skill in the art understand that the word “metal” in the term MOSFET refers to any form of an electrically conductive material (e.g., simple metals, polysilicon, metal alloys, semi-metals, mixtures, semiconductors, conductive organics, conductive silicides, conductive nitrides, and the like). Accordingly, the terms “metal” and “silicide” as used herein are intended to include such variations as well as other suitable conductors.
A wide variety of semiconductors may be used for forming MOSFET devices (e.g., types IV, III-V and II-VI semiconductors, organic semiconductors, layered structures, etc.) such as, for example, semiconductor-on-insulator (SOI) structures. Accordingly, the term “semiconductor” is intended to include these and other materials, and arrangements suitable for forming field controlled devices. Persons of skill in the art further understand that the word “oxide” in the label MOSFET stands for any of a large number of insulating dielectrics, and is not limited merely to oxides. Accordingly, the terms metal, oxide, semiconductor, and MOSFET are intended to include these and other variations.
Further, MOSFET devices may be formed with a p-type or an n-type channel (P-channel and N-channel, respectively), depending upon the conductivity type of the various semiconductor regions and/or the polarity of the control voltage. Furthermore, MOSFET devices may function as enhancement mode or depletion mode devices depending upon the threshold voltage of the MOSFET device. For convenience of explanation, and not intended to be limiting, the various embodiments described herein relate to N-channel MOSFET devices. However, persons of skill in the art will understand that P-channel MOSFET devices may be obtained by interchanging the various P-regions and N-regions of the disclosed MOSFET devices. That is, N-type regions replaced by P-type regions, and P-type regions replaced by N-type regions. Accordingly, the description herein of N-channel MOSFET devices serves to illustrate either N-channel or P-channel devices, and the identification of particular regions of the device as being N-type or P-type may be replaced by the more general terms “first conductivity type” or “second, opposite, conductivity type,” where the “first conductivity type” may be either an N-type or a P-type, and the “second, opposite, conductivity type” will then be a P-type or N type, respectively, the choice depending upon what type of MOSFET device (N-channel or P-channel) is desired.
Conventional MOSFET devices may inherently include parasitic bipolar devices. While such parasitic bipolar devices may not interfere significantly with operation of the MOSFET device under many operating conditions, the existence of parasitic bipolar devices may significantly degrade the properties of a MOSFET device operating at voltage and/or current extremes. The inclusion of parasitic bipolar devices sometimes provides a MOSFET device safe operating area (SOA) that is smaller than desired and/or the MOSFET device may be more susceptible to transient stress failure.
As an example,
An electrode 165 is provided in ohmic electrical contact with N+ drain region 140. Another electrode 167 is provided in ohmic electrical contact with gate 150. Yet another electrode 170 is provided in ohmic electrical contact with N+ source region 135 and P+ ohmic body contact 160. P+ ohmic body contact 160 and N+ source region 135 are generally shorted together by electrode 170, although this is not essential. When appropriately biased, a source-drain current (Is/d) 180 flows from N+ source region 135 through an N-channel 185 in P-well 120, (and P-substrate 110 if a portion thereof extends to surface 1110) into N-well region 115, and under dielectric isolation region 125 to N+ drain region 140.
Under certain operating conditions, positive feedback may occur in N-channel MOSFET device 100. Positive feedback may cause Itotal to rapidly increase, which leads to premature device instability and/or failure. As a consequence of the existence of parasitic bipolar device 200, the properties of N-channel MOSFET device 100 may be degraded, especially the safe operating area (SOA) and/or the ability of N-channel MOSFET device 100 to resist destructive damage due to transient currents.
It has been discovered that adverse consequences of parasitic bipolar device 200, which is inherently associated with many MOSFET devices, are reduced by adopting a source including interdigitated, interwoven, or alternating P+/N+ regions. Accordingly, it is desirable to provide a MOSFET device with a source including interdigitated, interwoven, or alternating P+/N+ regions. In addition, it is desirable to provide a MOSFET device with improved operating characteristics, and more particularly, MOSFET devices with an enhanced SOA, reduced size, and a greater manufacturing yield. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description of the invention and the appended claims, taken in conjunction with the accompanying drawings and this background of the invention.
The present invention will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and wherein:
The following detailed description is merely exemplary in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background, or the following detailed description.
Various exemplary embodiments provide a semiconductor device (e.g., device 100 of
Suitable materials for P+ regions 3110 include, but are not limited to, silicon, germanium, gallium arsenide, silicon carbide, and the like semiconductor materials doped with, for example, boron, aluminum, gallium, indium, germanium, and the like dopants. The doped silicon, germanium, gallium arsenide, or silicon carbide comprises a doping concentration in the range of about 1×1020 cm−3 to about 5×1021 cm−3.
P+ regions 3110 may also include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, P+ regions 3110 may include, but are not limited to, a junction depth in the range of about 0.05 μm to about 0.5 μm, a width in the range of about 0.2 μm to about 1.0 μm, and a length in the range of about 0.2 μm to about 1.0 μm.
Suitable materials for N+ regions 3120 include, but are not limited to, silicon, germanium, gallium arsenide, and the like semiconductor materials doped with, for example, arsenic, phosphorous, antimony, and the like dopants. The doped silicon, germanium, or gallium arsenide comprises a doping concentration in the range of about 1×1020 cm−3 to about 5×1021 cm−3.
N+ regions 3120 may include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, N+ regions 3120 may include, but are not limited to, a junction depth in the range of about 0.05 μm to about 0.5 μm, a width in the range of about 0.2 μm to about 1.0 μm, and a length in the range of about 0.2 μm to about 1.0 μm.
The junction formed by P+ regions 3110 and N+ regions 3120 are shorted to control/limit the flow of electrons or holes through area 310. To short P+ regions 3110 and N+ regions 3120, a silicide layer may be formed on top of the alternating P+ regions 3110 and N+ regions 3120 of area 310, although other shorting techniques are contemplated.
Transistor source 300 also comprises a polysilicon region 320 and/or a polysilicon region 325 adjacent to area 310. Polysilicon regions 320 and 325 may include any shape with a length along the current flow direction.
As illustrated in
Polysilicon regions 320 and 325 may also include any suitable dimensions. For example, polysilicon regions 320 and 325 may include, but are not limited to, a width in the range of about 1.0 μm to about 1000 μm and a length in the range of about 0.5 μm to about 10.0 μM.
Transistor source 300 also includes one or more source contacts 330 located within area 310. Source contacts 330 may be formed of any conductive material, and may include any shape suitable for use in semiconductor device 100.
Suitable materials for P+ regions 4110 include, but are not limited to, silicon, germanium, gallium arsenide, silicon carbide, and the like semiconductor materials doped with, for example, boron, aluminum, gallium, indium, germanium, and the like dopants. The doped silicon, germanium, gallium arsenide, or silicon carbide comprises a doping concentration in the range of about 1×1020 cm−3 to about 5×1021 cm−3.
P+ regions 4110 may also include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, P+ regions 4110 may include, but are not limited to, a junction depth in the range of about 0.05 μm to about 0.5 μm, a width in the range of about 0.2 μm to about 1.0 μm, and a length in the range of about 0.2 μm to about 1.0 μm.
Suitable materials for N+ regions 4120 include, but are not limited to, silicon, germanium, gallium arsenide, and the like semiconductor materials doped with, for example, arsenic, phosphorous, antimony, and the like dopants. The doped silicon, germanium, or gallium arsenide comprises a doping concentration in the range of about 1×1020 cm−3 to about 5×1021 cm−3.
N+ regions 4120 may also include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, N+ regions 4120 may include, but are not limited to, a junction depth in the range of about 0.05 μm to about 0.5 μm, a width in the range of about 0.2 μm to about 1.0 μm, and a length in the range of about 0.2 μm to about 1.0 μm.
The junction regions formed by P+ regions 4110 and N+ regions 4120 are shorted to control/limit the flow of electrons or holes through area 410. To short P+ regions 4110 and N+ regions 4120, a silicide layer may be formed on top of the alternating P+ regions 4110 and N+ regions 4120 of area 410, although other shorting techniques are contemplated.
Transistor source 400 also comprises a polysilicon region 420 and/or a polysilicon region 425 (similar to polysilicon regions 320 and 325 (see
As illustrated in
Polysilicon regions 420 and 425 may also include any suitable dimensions. For example, polysilicon regions 420 and 425 may include, but are not limited to, a width in the range of about 1.0 μm to about 1000 μm and a length in the range of about 0.5 μm to about 10.0 μM.
Transistor source 400 also includes a P+ region 440 formed between areas 410. P+ region 440 is comprised of substantially the same material(s) and comprises substantially the same doping concentration as P+ regions 4110. P+ region 440 may also include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions.
One or more source contacts 430 located within P+ region 440 are also included on transistor source 400. Source contacts 430 may be formed of any conductive material, and may include any shape suitable for use in semiconductor device 100.
Suitable materials for P-well regions 5105 (and P-well 120) include, but are not limited to, silicon, germanium, gallium arsenide, silicon carbide, and the like semiconductor materials doped with, for example, boron, aluminum, gallium, indium, germanium, and the like dopants. The doped silicon, germanium, gallium arsenide, or silicon carbide comprises a doping concentration in the range of about 3×1016 cm−3 to about 5×1017 cm−3.
P-well regions 5105 may also include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, P-well regions 5105 may include, but are not limited to, a junction depth in the range of about 0.5 μm to about 3.5 μm, a width in the range of about 1.0 μm to about 1000 μm, and a length in the range of about 0.5 μm to about 5.0 μm.
Suitable materials for N+ regions 5120 include, but are not limited to, silicon, germanium, gallium arsenide, and the like semiconductor materials doped with, for example, arsenic, phosphorous, antimony, and the like dopants. The doped silicon, germanium, or gallium arsenide comprises a doping concentration in the range of about 1×1020 cm−3 to about 5×1021 cm−3.
N+ regions 5120 may include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, N+ regions 5120 may include, but are not limited to, a junction depth in the range of about 0.05 μm to about 0.5 μm, a width in the range of about 0.2 μm to about 1.0 μm, and a length in the range of about 0.2 μm to about 1.0 μm.
The P-well regions 5105 and N+ regions 5120 are shorted to control/limit the flow of electrons or holes through area 510. To short P-well regions 5105 and N+ regions 5120, a silicide layer may be formed on top of the alternating P-well regions 5105 and N+ regions 5120 of area 510, although other shorting techniques are contemplated.
Transistor source 500 also comprises a polysilicon region 520 and/or a polysilicon region 525 (similar to polysilicon regions 320 and 325 (see
As illustrated in
Polysilicon regions 520 and 525 may also include any suitable dimensions. For example, polysilicon regions 520 and 525 may include, but are not limited to, a width in the range of about 1.0 μm to about 1000 μm and a length in the range of about 0.5 μm to about 10.0 μM.
Transistor source 500 also comprises a P+ region 540 formed between areas 510. P+ region 540 is comprised of substantially the same material(s) and comprises substantially the same doping concentration as P-well regions 5105. P+ region 540 may also include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions.
One or more source contacts 530 located within P+ region 540 are also included on transistor source 500. Source contacts 530 may be formed of any conductive material, and may include any shape suitable for use in semiconductor device 100.
Turning now to
Suitable materials for P+ regions 6110 include, but are not limited to, silicon, germanium, gallium arsenide, silicon carbide, and the like semiconductor materials doped with, for example, boron, aluminum, gallium, indium, germanium, and the like dopants. The doped silicon, germanium, gallium arsenide, or silicon carbide comprises a doping concentration in the range of about 6×1016 cm−3 to about 5×1017 cm−3.
Furthermore, P+ regions 6110 may include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, P+ regions 6110 may include, but are not limited to, a junction depth in the range of about 0.05 μm to about 0.5 μm, a width in the range of about 0.2 μm to about 1.0 μm, and a length in the range of about 0.2 μm to about 1.0 μm.
Suitable materials for N+ regions 6120 include, but are not limited to, silicon, germanium, gallium arsenide, and the like semiconductor materials doped with, for example, arsenic, phosphorous, antimony, and the like dopants. The doped silicon, germanium, or gallium arsenide comprises a doping concentration in the range of about 6×1016 cm−3 to about 5×1017 cm−3.
N+ regions 6120 may include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, N+ regions 6120 may include, but are not limited to, a junction depth in the range of about 0.05 μm to about 0.5 μm, a width in the range of about 0.2 μm to about 1.0 μm, and a length in the range of about 0.2 μm to about 1.0 μm.
Silicided block region 6130 may include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions. For example, silicided block region 6130 may include, but is not limited to, a film thickness in the range of about 10 nm to about 100 nm. Furthermore, silicided block 6130 may be formed of any insulating material including, for example, silicon dioxide (SiO2), silicon nitride (Si3N4), a combination of SiO2 and Si3N4, and the like insulating materials.
Transistor source 600 also comprises a polysilicon region 620 and/or a polysilicon region 625 adjacent to at least one area 610. Polysilicon regions 620 and 625 may include any shape with a length along the direction of current flow 605.
As illustrated in
Polysilicon regions 620 and 625 may include any suitable dimensions. For example, polysilicon regions 620 and 625 include, but are not limited to, a width in the range of about 1.0 μm to about 1000 μm and a length in the range of about 0.5 μm to about 10.0 μM.
Transistor source 600 also includes one or more source contacts 630 located within area 610. Source contacts 630 may be formed of any conductive material, and may include any shape suitable for use in semiconductor device 100.
Furthermore, transistor source 700 also comprises an N+ region 740 formed between areas 710 instead of P+ region 440. N+ region 740 is comprised of substantially the same material(s) and comprises substantially the same doping concentration as the underlying N-well. N+ region 740 may also include any suitable shape (e.g., rectangular, square, rhombus, circular, oval, etc.) with corresponding dimensions.
Therefore, various embodiments of transistor sources 300, 400, 500, and 600 (see
The source, in one embodiment, is an n-type well (e.g., N-well 115) and the drain is a p-type well (e.g., P-well 120). In another embodiment, the source is a p-type well (e.g., P-well 120) and the drain is an n-type well (e.g., N-well 115). Furthermore, the discussion below is made with reference to P-type devices; however, various embodiments of method 800 contemplate the fabrication of N-type devices. That is, reference to a p-type region or well may be replaced with an n-type region or well, or vice-versa.
A gate oxide (e.g., gate dielectric 1510) is grown on top of a respective portion of the substrate, the source, and the drain (block 815). A gate (e.g., gate 150) is then formed on the gate oxide (block 820).
A first area (e.g., areas 310 and 410) of alternating P+ regions (e.g., P+ regions 3110 and 4110) and N+ regions (e.g., N+ regions 3110 and 4110) is formed in the source (block 825). In one embodiment, a first plurality of P+ regions and a first plurality of N+ regions are implanted in the source using conventional implanting techniques. The alternating P+ regions and N+ regions are formed so that they are aligned substantially parallel to one another and interdigitated along the width of device 100 while current flow (e.g., current flows 305 and 405) is along the length of device 100 (e.g., the poly gate length direction).
If the source comprises more than one area of alternating P+ regions and N+ regions, subsequent area(s) of alternating P+ regions and N+ regions is/are similarly formed in the source (block 830). In embodiments comprising more than one area of alternating P+ regions and N+ regions, a conductivity region (e.g., P+ region 440) is also implanted between two areas of alternating P+ regions and N+ regions (block 835).
The area(s) of alternating P+ regions and N+ regions is/are then shorted (block 840). The area(s) may be shorted by, for example, depositing a silicide layer over the area(s) of alternating P+ regions and N+ regions, or by other known shorting techniques.
One or more polysilicon regions (e.g., polysilicon regions 320, 325, 420, and/or 425) is/are formed adjacent the area(s) of alternating P+ regions and N+ regions (block 845). In embodiments comprising a single area of alternating P+ regions and N+ regions, a polysilicon region is formed along each width W of the area. For embodiments comprising more than one area of alternating P+ regions and N+ regions, a polysilicon region is formed along the width W of the area opposite the conductivity region.
At least one source contact (e.g., source contacts 330 and 430) is/are formed in the source (block 850). In one exemplary embodiment, the source contact(s) is/are formed in the area of alternating P+ regions and N+ regions. The source contact(s), in another exemplary embodiment, are formed in the conductivity region separating the areas of alternating P+ regions and N+ regions.
The source, in one embodiment, is an n-type well (e.g., N-well 115) and the drain is a p-type well (e.g., P-well 120). In another embodiment, the source is a p-type well (e.g., P-well 120) and the drain is an n-type well (e.g., N-well 115). Furthermore, the discussion below is made with reference to P-type devices; however, various embodiments of method 900 contemplate the fabrication of N-type devices. That is, reference to a p-type region or well may be replaced with an n-type region or well, or vice-versa.
A gate oxide (e.g., gate dielectric 1510) is grown on top of a respective portion of the substrate, the source, and the drain (block 915). A gate (e.g., gate 150) is then formed on the gate oxide (block 920).
A first area (e.g., area 510) of alternating N+ regions (e.g., N+ regions 5110) and P-well regions (e.g., P-well regions 5105) is formed in the source (block 925). In one embodiment, the first plurality of N+ regions are implanted in the source using conventional implanting techniques. The N+ regions are formed so that they form the P-well regions between two N+ regions, and so that the N+ regions and P-well regions are aligned substantially parallel to one another and interdigitated along the width of device 100 while current flow (e.g., current flow 505) is along the length of device 100 (e.g., the poly gate length direction).
If the source comprises more than one area of alternating N+ regions and P-well regions, subsequent area(s) of alternating N+ regions and P-well regions is/are similarly formed in the source (block 930). In embodiments comprising more than one area of alternating N+ regions and P-well regions, a conductivity region (e.g., P+ region 540) is also implanted between two areas of alternating N+ regions and P-well regions (block 935).
The area(s) of alternating N+ regions and P-well regions is/are then shorted (block 940). The area(s) may be shorted by, for example, depositing a silicide layer over the area(s) of alternating N+ regions and P-well regions, or by other known shorting techniques.
One or more polysilicon regions (e.g., polysilicon regions 520, and/or 525) is/are formed adjacent the area(s) of alternating N+ regions and P-well regions (block 945). In embodiments comprising a single area of alternating N+ regions and P-well regions, a polysilicon region is formed along each width W of the area. For embodiments comprising more than one area of alternating N+ regions and P-well regions, a polysilicon region is formed along the width W of the area opposite the conductivity region.
At least one source contact (e.g., source contacts 530) is/are formed in the source (block 950). In one exemplary embodiment, the source contact(s) is/are formed in the area of alternating N+ regions and P-well regions. The source contact(s), in another exemplary embodiment, are formed in the conductivity region separating the areas of alternating N+ regions and P-well regions.
The source, in one embodiment, is an n-type well (e.g., N-well 115) and the drain is a p-type well (e.g., P-well 120). In another embodiment, the source is a p-type well (e.g., P-well 120) and the drain is an n-type well (e.g., N-well 115). Furthermore, the discussion below is made with reference to P-type devices; however, various embodiments of method 1000 contemplate the fabrication of N-type devices. That is, reference to a p-type region or well may be replaced with an n-type region or well, or vice-versa.
A gate oxide (e.g., gate dielectric 1510) is grown on top of a respective portion of the substrate, the source, and the drain (block 1015). A gate (e.g., gate 150) is then formed on the gate oxide (block 1020).
A first area (e.g., areas 610) of alternating P+ regions, silicided block regions, and N+ regions is formed in the source (block 1025). In one embodiment, a first plurality of P+ regions and a first plurality of N+ regions are implanted in the source with a silicided block region formed between each P+ region and N+ regions using conventional techniques. The alternating P+/silicided block/N+ regions are formed so that they are aligned substantially parallel to one another and interdigitated along the width of device 100 while current flow (e.g., current flows 605) is along the length of device 100 (e.g., the poly gate length direction). If the source comprises more than one area of alternating P+/silicided block/N+ regions, subsequent area(s) is/are similarly formed in the source (block 1030).
One or more polysilicon regions (e.g., polysilicon regions 620, and/or 625) is/are formed adjacent the area(s) of alternating P+/silicided block/N+ regions (block 1035). In embodiments comprising a single area of alternating P+/silicided block/N+ regions, a polysilicon region is formed along each width W of the area. For embodiments comprising more than one area of alternating P+/silicided block/N+ regions, a polysilicon region is formed along the width W of the area opposite the conductivity region.
At least one source contact (e.g., source contacts 630) is/are formed in the source (block 1040). In one exemplary embodiment, the source contact(s) is/are formed in the area of alternating P+/silicided block/N+ regions. The source contact(s), in another exemplary embodiment, are formed in the conductivity region separating the areas of alternating P+/silicided block/N+ regions.
In summary, various embodiments provide semiconductor device comprising a semiconductor body comprising a surface, a transistor source located in the semiconductor body proximate the surface, and a first area comprising alternating p-type regions and n-type regions located in the transistor source. In one embodiment, the source further comprises a silicide layer covering at least a portion of the first area. In another embodiment, the first area comprises a silicided block region separating a p-type region from an n-type region. In still another embodiment, the semiconductor device further comprises a first polysilicon region located in the transistor source, and a second polysilicon region located in the transistor source, the first area separating the first and second polysilicon regions.
The semiconductor device, in another embodiment, further comprises a second area comprising alternating p-type regions and n-type regions located in the transistor source. In yet another embodiment, the source further comprises one of a p-type region and an n-type region separating the first area and the second area. In one embodiment, a first polysilicon region is located adjacent the first area, and a second polysilicon region may also be located adjacent the second area.
Another semiconductor device comprises a semiconductor body comprising a surface and a first conductivity type, a transistor source located in the semiconductor body proximate the surface, and a first plurality of regions comprising a second conductivity type located in the transistor source. In one embodiment, the first plurality of regions and the semiconductor body form a first area of alternating regions of the first and second conductivity types.
In an exemplary embodiment, the semiconductor device further comprises a second plurality of regions comprising the second conductivity type located in the semiconductor body. In this embodiment, the second plurality of regions and the semiconductor body form a second area of alternating regions of the first and second conductivity types.
The semiconductor device, in another exemplary embodiment, further comprises a doped region comprising one of the first conductivity type and the second conductivity type separating the first and second areas. In one embodiment, the first conductivity type is an n-type conductivity and the second conductivity type is a p-type conductivity. In another embodiment, the first conductivity type is a p-type conductivity and the second conductivity type is an n-type conductivity.
An exemplary method for fabricating a semiconductor device comprising a substrate is also provided. In one embodiment, the method comprises implanting a semiconductor well comprising a first conductivity in the substrate and implanting a first plurality of doped regions comprising a second conductivity in the semiconductor well. Furthermore, the method comprises forming a first area comprising alternating conductivity regions of the first conductivity and the second conductivity in the semiconductor well, wherein the first area comprises alternating regions of the first plurality of doped regions and regions of the semiconductor well.
In accordance with an exemplary embodiment, the method further comprises forming a second area comprising alternating conductivity regions of the first conductivity and the second conductivity in the semiconductor well and implanting a conductivity region in the semiconductor well between the first and second areas. In this embodiment, the second area comprises alternating regions of the first plurality of doped regions and regions of the semiconductor well.
The method, in one embodiment, further comprises forming a silicide layer over at least a portion of the first area. In another embodiment, the method further comprises implanting a second plurality of doped regions comprising the first conductivity in the second semiconductor well, wherein the first area comprises alternating conductivity regions of the first plurality and the second plurality of doped regions.
In one exemplary embodiment, the method further comprises forming a second area comprising alternating conductivity regions of the first conductivity and the second conductivity in the semiconductor well, and implanting a conductivity region in the semiconductor well between the first and second areas. In this embodiment, the second area comprises alternating regions of the first plurality and the second plurality of doped regions. In another embodiment, the method further comprises forming at least one silicided block region in the first area between a first region of the first plurality of doped regions and a second region of the second plurality of doped regions. In yet another embodiment, the method comprises forming a silicide layer over at least a portion of the first area.
While at least one exemplary embodiment and method of fabrication has been presented in the foregoing detailed description of the invention, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention, it being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set forth in the appended claims and their legal equivalents.
Khemka, Vishnu K., Bose, Amitava, Roggenbauer, Todd C., Zhu, Ronghua
Patent | Priority | Assignee | Title |
10510869, | May 06 2016 | Amplexia, LLC | Devices and methods for a power transistor having a Schottky or Schottky-like contact |
10892362, | Nov 06 2019 | Amplexia, LLC | Devices for LDMOS and other MOS transistors with hybrid contact |
11228174, | May 30 2019 | Amplexia, LLC | Source and drain enabled conduction triggers and immunity tolerance for integrated circuits |
11322611, | Nov 06 2019 | Amplexia, LLC | Methods for LDMOS and other MOS transistors with hybrid contact |
11522053, | Dec 04 2020 | Amplexia, LLC | LDMOS with self-aligned body and hybrid source |
11646371, | Nov 06 2019 | Amplexia, LLC; X-FAB GLOBAL SERVICES GMBH | MOSFET transistors with hybrid contact |
11658481, | May 30 2019 | Amplexia, LLC | Source and drain enabled conduction triggers and immunity tolerance for integrated circuits |
9165918, | May 07 2014 | NXP USA, INC | Composite semiconductor device with multiple threshold voltages |
9224861, | May 09 2013 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Semiconductor device with notched gate |
9601614, | Mar 26 2015 | NXP USA, INC | Composite semiconductor device with different channel widths |
9831338, | Feb 10 2017 | NXP USA, INC. | Alternating source region arrangement |
9876107, | Jul 16 2013 | Denso Corporation | Semiconductor device having semiconductor elements on semiconductor substrate |
9947787, | May 06 2016 | Amplexia, LLC | Devices and methods for a power transistor having a schottky or schottky-like contact |
Patent | Priority | Assignee | Title |
6066878, | Nov 10 1997 | Fairchild Semiconductor Corporation | High voltage semiconductor structure |
6121089, | Oct 17 1997 | Fairchild Semiconductor Corporation | Methods of forming power semiconductor devices having merged split-well body regions therein |
6777746, | Mar 27 2002 | Kabushiki Kaisha Toshiba | Field effect transistor and application device thereof |
6900109, | Oct 20 1999 | FUJI ELECTRIC CO , LTD | Method of manufacturing a semiconductor device with a vertical drain drift layer of the alternating-conductivity-type |
6960807, | Nov 25 2003 | Texas Instruments Incorporated | Drain extend MOS transistor with improved breakdown robustness |
7301220, | May 20 2005 | X-Fab Semiconductor Foundries AG | Semiconductor device and method of forming a semiconductor device |
20020132406, | |||
20030227052, | |||
20050012114, | |||
20050167742, | |||
20080296669, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 30 2007 | Freescale Semiconductor, Inc. | (assignment on the face of the patent) | / | |||
Apr 30 2007 | ZHU, RONGHUA | Freescale Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019377 | /0159 | |
Apr 30 2007 | BOSE, AMITAVA | Freescale Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019377 | /0159 | |
Apr 30 2007 | KHEMKA, VISHNU K | Freescale Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019377 | /0159 | |
May 01 2007 | ROGGENBAUER, TODD C | Freescale Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 019377 | /0159 | |
Jul 18 2007 | Freescale Semiconductor, Inc | CITIBANK, N A , AS COLLATERAL AGENT | SECURITY AGREEMENT | 020045 | /0448 | |
Feb 19 2010 | Freescale Semiconductor, Inc | CITIBANK, N A | SECURITY AGREEMENT | 024085 | /0001 | |
Apr 13 2010 | Freescale Semiconductor, Inc | CITIBANK, N A , AS COLLATERAL AGENT | SECURITY AGREEMENT | 024397 | /0001 | |
May 21 2013 | Freescale Semiconductor, Inc | CITIBANK, N A , AS NOTES COLLATERAL AGENT | SECURITY AGREEMENT | 030633 | /0424 | |
Nov 01 2013 | Freescale Semiconductor, Inc | CITIBANK, N A , AS NOTES COLLATERAL AGENT | SECURITY AGREEMENT | 031591 | /0266 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 053547 | /0421 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 053547 | /0421 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 041703 | /0536 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 037486 | /0517 | |
Dec 07 2015 | CITIBANK, N A , AS COLLATERAL AGENT | Freescale Semiconductor, Inc | PATENT RELEASE | 037354 | /0655 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 039361 | /0212 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 051029 | /0001 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 051029 | /0387 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 051145 | /0184 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 042762 | /0145 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 042985 | /0001 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | SECURITY AGREEMENT SUPPLEMENT | 038017 | /0058 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 051029 | /0001 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 051029 | /0387 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 051145 | /0184 | |
Feb 18 2016 | NXP B V | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT | 051030 | /0001 | |
May 25 2016 | Freescale Semiconductor, Inc | MORGAN STANLEY SENIOR FUNDING, INC | SUPPLEMENT TO THE SECURITY AGREEMENT | 039138 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052915 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 040928 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052915 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V , F K A FREESCALE SEMICONDUCTOR, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 040925 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052917 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052917 | /0001 | |
Nov 07 2016 | Freescale Semiconductor, Inc | NXP USA, INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 040632 | /0001 | |
Nov 07 2016 | Freescale Semiconductor Inc | NXP USA, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040632 FRAME: 0001 ASSIGNOR S HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME | 044209 | /0047 | |
Oct 25 2017 | BOSE, AMITAVA | NXP USA, INC | NUNC PRO TUNC ASSIGNMENT SEE DOCUMENT FOR DETAILS | 043985 | /0012 | |
Oct 25 2017 | ZHU, RONGHUA | NXP USA, INC | NUNC PRO TUNC ASSIGNMENT SEE DOCUMENT FOR DETAILS | 043985 | /0012 | |
Oct 25 2017 | KHEMKA, VISHNU K | NXP USA, INC | NUNC PRO TUNC ASSIGNMENT SEE DOCUMENT FOR DETAILS | 043985 | /0012 | |
Oct 30 2017 | ROGGENBAUER, TODD C | NXP USA, INC | NUNC PRO TUNC ASSIGNMENT SEE DOCUMENT FOR DETAILS | 043985 | /0012 | |
Feb 17 2019 | MORGAN STANLEY SENIOR FUNDING, INC | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 048734 | /0001 | |
Feb 17 2019 | MORGAN STANLEY SENIOR FUNDING, INC | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 048734 | /0001 | |
Sep 03 2019 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050744 | /0097 |
Date | Maintenance Fee Events |
Dec 16 2010 | ASPN: Payor Number Assigned. |
Jun 16 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 16 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 16 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 14 2013 | 4 years fee payment window open |
Jun 14 2014 | 6 months grace period start (w surcharge) |
Dec 14 2014 | patent expiry (for year 4) |
Dec 14 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 14 2017 | 8 years fee payment window open |
Jun 14 2018 | 6 months grace period start (w surcharge) |
Dec 14 2018 | patent expiry (for year 8) |
Dec 14 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 14 2021 | 12 years fee payment window open |
Jun 14 2022 | 6 months grace period start (w surcharge) |
Dec 14 2022 | patent expiry (for year 12) |
Dec 14 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |