A finFET structure and a method of fabricating the finFET structure. The method includes: forming a silicon fin on a top surface of a silicon substrate; forming a gate dielectric on opposite sidewalls of the fin; forming a gate electrode over a channel region of the fin, the gate electrode in direct physical contact with the gate dielectric layer on the opposite sidewalls of the fin; forming a first source/drain in the fin on a first side of the channel region and forming a second source/drain in the fin on a second side of the channel region; removing a portion of the substrate from under at least a portion of the first and second source/drains to create a void; and filling the void with a dielectric material. The structure includes a body contact between the silicon body of the finFET and the substrate.
|
1. A method, comprising:
forming a mandrel layer on a top surface of a silicon substrate;
forming an opening in said mandrel layer, a region of said top surface of said substrate exposed in said opening;
filling said opening with silicon to form a silicon fin on said top surface of said silicon substrate followed by removing said mandrel layer;
forming a gate dielectric on opposite sidewalls of said fin and said top surface of said substrate on opposite sides of said fin;
forming a gate electrode over a channel region of said fin, said gate electrode in direct physical contact with said gate dielectric layer on said opposite sidewalls of said fin;
after said forming said gate electrode, forming a protective dielectric layer on regions of said gate dielectric layer on said opposite sidewalls of said fin not protected by said gate electrode;
forming a first source/drain in said fin on a first side of said channel region and forming a second source/drain in said fin on a second side of said channel region;
after forming said first and second source/drains, removing said gate dielectric from said top surface of said silicon substrate where said gate dielectric is not protected by said gate electrode to expose regions of said substrate on opposite sides of said first and second source/drains;
etching said exposed regions of said substrate to form trenches in said exposed regions of said substrate and to remove a portion of said substrate from under a portion of said fin to create a void communicating with said trenches, a pedestal region of said substrate under said channel region remaining to form a body contact to said fin; and
filling said void and said trenches with a dielectric material.
2. The method of
3. The method of
performing a first etch to form said trenches, said trenches not extending under said gate electrode; and
performing a second isotropic etch to undercut said fin by laterally etching sidewalls of said trenches.
4. The method of
5. The method of
after filling said opening with silicon, performing a chemical-mechanical polish, after said chemical-mechanical-polish a top surface of said fin is coplanar with a top surface of said mandrel layer.
6. The method of
prior to said forming said gate dielectric, forming a capping layer on a top surface of said fin, wherein said protective layer is also formed on said capping layer; and
forming an additional protective layer on said first protective layer over sidewalls of said gate electrode.
7. The method of
8. The method of
10. The method of
11. The method of
before forming said mandrel layer, forming dielectric trench isolation in said substrate and forming said opening in said mandrel in a region of said substrate to said proximate trench isolation.
|
This Application is a continuation of U.S. patent application Ser. No. 11/427,486 filed on Jun. 29, 2006.
The present invention relates to the field of semiconductor devices; more specifically, it relates to FinFET device structures and methods of fabricating FinFET structures.
FinFET (Fin field-effect-transistor) is an emerging technology, which allows smaller and higher performance devices. FinFET structures comprise narrow isolated bars of silicon (fins) with a gate(s) on the sides of the fin. Prior art FinFET structures are formed on silicon-on-insulator (SOI) substrates. However, FinFETs fabricated on SOI substrates suffer from floating body effects. The floating body of a FinFET on an SOI substrate stores charge, which is a function of the history of the device. As such, floating body FinFETs experience threshold voltages which are difficult to anticipate and control, and which vary in time. The body charge storage effects result in dynamic sub-Vt leakage and Vt mismatch among geometrically identical adjacent devices. FinFETs fabricated on bulk silicon substrates do not experience floating body effects, but they do experience greatly increased source/drain to substrate capacitance. Increased source-drain to substrate capacitance is a parasitic effect, which degrades performance (speed).
Therefore, there is a need for FinFET devices and methods of fabricating FinFET devices without floating body effects and with reduced parasitic capacitance.
A first aspect of the present invention is a structure comprising: a finFET having a silicon body formed on a bulk silicon substrate; a body contact between the silicon body and the substrate; and first and second source/drains formed in the silicon body and insulated from the substrate by a dielectric layer under the fins.
A second aspect of the present invention is a structure, comprising: a single crystal silicon fin extending in a first direction parallel to a top surface of a bulk silicon substrate, the fin having a channel region between first and a second source/drains; an electrically conductive gate electrode extending in a second direction parallel to the top surface of the substrate and crossing over the channel region, the second direction different from the first direction; a gate dielectric between the gate electrode and the fin; at least a portion of the channel region of the fin in direct physical and electrical contact with the substrate; and a dielectric layer between at least a portion of the first source/drain and the substrate and between at least a portion of the second source/drain and the substrate.
A third aspect of the present invention is a method, comprising: forming a silicon fin on a top surface of a silicon substrate; forming a gate dielectric on opposite sidewalls of the fin; forming a gate electrode over a channel region of the fin, the gate electrode in direct physical contact with the gate dielectric layer on the opposite sidewalls of the fin; forming a first source/drain in the fin on a first side of the channel region and forming a second source/drain in the fin on a second side of the channel region; removing a portion of the substrate from under at least a portion of the first and second source/drains to create a void; and filling the void with a dielectric material.
The features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
In one example, pad oxide layer 105 is formed by thermal oxidation of substrate 100 and between about 5 nm and about 20 nm thick. In one example, pad silicon nitride layer 110 is formed by chemical-vapor-deposition (CVD) and is between about 50 nm and about 500 nm thick. In one example, STI 115 comprises a CVD oxide such as tetraethoxysilane (TEOS) or high-density-plasma (HDP) oxide. In one example, liner 120 comprises less than 50 nm of silicon oxide, silicon nitride or a dual layer of silicon oxide under silicon nitride. In one example, STI 115 is between about 50 nm and about 500 nm thick. Pad silicon nitride layer 110 is then stripped selective to oxide and STI 115 is planarized to be approximately flush with the top surface of pad oxide layer 105.
In
In
In
In
In
Next a gate 155 is formed crossing over fin 140 and a capping layer 160 formed on the top (but not the sidewalls of the gate (see
(1) performing a blanket CVD deposition of silicon nitride to form a blanket of layer first protective layer 165;
(2) performing a blanket deposition of a CVD oxide (as described supra) to form a blanket layer of second protective layer 170 over the blanket of layer first protective layer 165;
(3) performing a CMP of the CVD oxide to expose capping layer 160;
(4) performing a RIE recess etch to recess the CVD oxide below the top surface of capping layer 160;
(5) performing a blanket CVD silicon nitride deposition followed by a spacer RIE to form spacers 175; and
(6) performing a RIE to remove all CVD oxide not protected by spacers 175.
Contacts (not shown, but well known in the art) may be formed to the finFET by forming contact via holes through dielectric 205 and capping layers 145A and 160 to source-drains 180 and gate 155, filling the via holes with metal (e.g. barrier liner and tungsten) and performing a CMP. Next, standard processing including formation of levels of wiring and intervening dielectric layers are formed through completion of an integrated circuit chip containing finFET devices according to embodiments of the present invention.
Thus, the embodiments of the present invention provide FinFET devices and a method of fabricating FinFET devices without floating body effects and with reduced parasitic capacitance.
The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.
Mandelman, Jack Allan, Hovis, William Paul, Booth, Jr., Roger Allen
Patent | Priority | Assignee | Title |
10084085, | Jun 11 2015 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with stop layer and method for forming the same |
10763362, | Jun 11 2015 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with stop layer and method for forming the same |
10896971, | Feb 25 2019 | International Business Machines Corporation | Vertical transistor with body contact fabrication |
11296206, | Jul 17 2012 | Device with heteroepitaxial structure made using a growth mask | |
11296207, | Jul 17 2012 | Method of forming a seed area and growing a heteroepitaxial layer on the seed area | |
11296208, | Jul 17 2012 | UNM Rainforest Innovations | Method of making heteroepitaxial structures and device formed by the method |
11329142, | Feb 25 2019 | International Business Machines Corporation | Vertical transistor with body contact |
11342438, | Jul 17 2012 | UNM Rainforest Innovations | Device with heteroepitaxial structure made using a growth mask |
11342441, | Jul 17 2012 | UNM Rainforest Innovations | Method of forming a seed area and growing a heteroepitaxial layer on the seed area |
11342442, | Jul 17 2012 | UNM Rainforest Innovations | Semiconductor product comprising a heteroepitaxial layer grown on a seed area of a nanostructured pedestal |
11349011, | Jul 17 2012 | UNM Rainforest Innovations | Method of making heteroepitaxial structures and device formed by the method |
11374106, | Jul 17 2012 | UNM Rainforest Innovations | Method of making heteroepitaxial structures and device formed by the method |
11437491, | Oct 31 2019 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-conformal capping layer and method forming same |
11456370, | Jul 17 2012 | UNM Rainforest Innovations | Semiconductor product comprising a heteroepitaxial layer grown on a seed area of a nanostructured pedestal |
11594634, | Jun 11 2015 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with stop layer and method for forming the same |
8114746, | Jun 30 2008 | Advanced Micro Devices, Inc. | Method for forming double gate and tri-gate transistors on a bulk substrate |
8115255, | Jul 14 2008 | Hynix Semiconductor, Inc. | Method for manufacturing semiconductor device |
8445973, | Dec 30 2009 | Institute of Microelectronics, Chinese Academy of Sciences | Fin transistor structure and method of fabricating the same |
8697536, | Nov 27 2012 | GLOBALFOUNDRIES U S INC | Locally isolated protected bulk finfet semiconductor device |
8697561, | Jan 31 2006 | GLOBALFOUNDRIES U S INC | Microelectronic structure by selective deposition |
8853750, | Apr 27 2012 | ALSEPHINA INNOVATIONS INC | FinFET with enhanced embedded stressor |
8975675, | Nov 27 2012 | GLOBALFOUNDRIES U S INC | Locally isolated protected bulk FinFET semiconductor device |
9018713, | Jun 25 2012 | International Business Machines Corporation | Plural differential pair employing FinFET structure |
9024387, | Jun 25 2012 | ELPIS TECHNOLOGIES INC | FinFET with body contact |
9087859, | Apr 27 2012 | ALSEPHINA INNOVATIONS INC | FinFET with enhanced embedded stressor |
9263585, | Oct 30 2012 | GLOBALFOUNDRIES U S INC | Methods of forming enhanced mobility channel regions on 3D semiconductor devices, and devices comprising same |
9299617, | Nov 27 2012 | GLOBALFOUNDRIES U S INC | Locally isolated protected bulk FinFET semiconductor device |
9614034, | Sep 17 2015 | United Microelectronics Corp. | Semiconductor structure and method for fabricating the same |
Patent | Priority | Assignee | Title |
5384710, | Mar 13 1990 | National Semiconductor Corporation | Circuit level netlist generation |
6662350, | Jan 28 2002 | GOOGLE LLC | FinFET layout generation |
6960804, | Oct 10 2003 | Hussman Corporation | Semiconductor device having a gate structure surrounding a fin |
6989308, | Mar 11 2004 | GLOBALFOUNDRIES U S INC | Method of forming FinFET gates without long etches |
7095065, | Aug 05 2003 | GLOBALFOUNDRIES U S INC | Varying carrier mobility in semiconductor devices to achieve overall design goals |
7101763, | May 17 2005 | GLOBALFOUNDRIES U S INC | Low capacitance junction-isolation for bulk FinFET technology |
7105390, | Dec 30 2003 | TAHOE RESEARCH, LTD | Nonplanar transistors with metal gate electrodes |
7145220, | Mar 17 2003 | Microsoft Technology Licensing, LLC | Fin semiconductor device and method for fabricating the same |
7247896, | Apr 09 2004 | Samsung Electronics Co., Ltd. | Semiconductor devices having a field effect transistor and methods of fabricating the same |
7279375, | Jun 30 2005 | Intel Corporation | Block contact architectures for nanoscale channel transistors |
7335545, | Jun 07 2002 | Taiwan Semiconductor Manufacturing Company, Ltd | Control of strain in device layers by prevention of relaxation |
7485520, | Jul 05 2007 | GLOBALFOUNDRIES U S INC | Method of manufacturing a body-contacted finfet |
7667248, | Jun 29 2006 | International Business Machines Corporation | Bulk FinFET device |
20070252198, | |||
20070267668, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 05 2008 | International Business Machines Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 15 2014 | REM: Maintenance Fee Reminder Mailed. |
Sep 26 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 26 2014 | M1554: Surcharge for Late Payment, Large Entity. |
Apr 16 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 16 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 04 2014 | 4 years fee payment window open |
Jul 04 2014 | 6 months grace period start (w surcharge) |
Jan 04 2015 | patent expiry (for year 4) |
Jan 04 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 04 2018 | 8 years fee payment window open |
Jul 04 2018 | 6 months grace period start (w surcharge) |
Jan 04 2019 | patent expiry (for year 8) |
Jan 04 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 04 2022 | 12 years fee payment window open |
Jul 04 2022 | 6 months grace period start (w surcharge) |
Jan 04 2023 | patent expiry (for year 12) |
Jan 04 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |